Sony DVS-7000A Maintenance Manual page 77

Digital video switcher; type-3d switcher control panel; type-4d switcher control panel
Hide thumbs Also See for DVS-7000A:
Table of Contents

Advertisement

3-2. Switch Settings on the CPU-263 Board and LEDs Description
TP1 (J10) : CK40M
The 40 MHz square waves are visible when the system is operating normally.
TP2 (J10) : LCK40M
The 40 MHz square waves are visible when the system is operating normally. However, the waveform at
this point has opposite polarity to that of TP1 on the CPU-263 board.
TP3 (J12) : RESET
The system reset signal is visible.
TP4 (G10) : AS
The AS signal which is generated by the main CPU (IC8 on the CPU-263 board) is visible.
TP5 (G9) : STERM
The STERM signal which is generated by the main CPU (IC8 on the CPU-263 board) is visible.
TP6 (G9) : DSACK0
The DSACK0 signal which is generated by the MDEC (IC10 on the CPU-263 board) is visible.
TP7 (G10) : DSACK1
The DSACK1 signal which is generated by the MDEC (IC10 on the CPU-263 board) is visible.
TP8 and TP9 (G5) : M3 and M2
Not used.
TP10 (J3) : VD
The vertical sync signal which is generated by the reference signal supplied from the DVS-7000A is
visible. The sync signal of 16 ms rate is visible on the 525 scanning lines. The sync signal of 20 ms rate
is visible on the 625 scanning lines.
TP11 (J4) : VDSNS
The "H" level appears when the reference signal from the DVS-7000A is received. The "L" level appears
if the reference signal can not be received.
TP12 and TP13 (M3) : S0 and S1
Not used.
3-9
DVS-7000AE MMP1

Advertisement

Table of Contents
loading

Table of Contents