Dimm (Dual In Line Memory Module); Dma (Direct Memory Access); Ecc (Error Checking And Correction); Edo (Extended Data Output) Memory - AOpen MX4GR Online Manual

Hide thumbs Also See for MX4GR:
Table of Contents

Advertisement

M
X
4
G
R
M
X
4
G
R
D
D
I
I
M
M
M
M
(
(
D
D
u
u
a
a
l
l
I
I
n
n
L
L
i
i
n
n
DIMM socket has total 168-pin and supports 64-bit data. It can be single or double side, the golden finger signals on each side
of PCB are different, and that is why it was called Dual In Line. Almost all DIMMs are made by SDRAM, which operate at 3.3V.
Note that some old DIMMs are made by
D
M
A
(
D
i
r
e
c
t
M
e
m
o
D
M
A
(
D
i
r
e
c
t
M
e
m
o
Channel for communications between the memory and surrounding devices.
E
C
C
(
E
r
r
o
r
C
h
e
c
k
E
C
C
(
E
r
r
o
r
C
h
e
c
k
The ECC mode needs 8 ECC bits for 64-bit data. Each time memory is accessed; ECC bits are updated and checked by a
special algorithm. The ECC algorithm has the ability to detect double-bit error and automatically correct single-bit error while
parity mode can only detect single-bit error.
E
D
O
(
E
x
t
e
n
d
e
d
D
a
E
D
O
(
E
x
t
e
n
d
e
d
D
a
The EDO DRAM technology is actually very similar to FPM (Fast Page Mode). Unlike traditional FPM that tri-states the memory
output data to start the pre-charge activity, EDO DRAM holds the memory data valid until the next memory access cycle, that is
similar to pipeline effect and reduces one clock state.
e
e
M
M
e
e
m
m
o
o
r
r
y
y
M
M
o
o
d
d
u
u
l
l
e
e
FPM/EDO
and only operate at 5V. Do not confuse them with SDRAM DIMM.
r
y
A
c
c
e
s
s
)
r
y
A
c
c
e
s
s
)
i
n
g
a
n
d
C
o
r
r
e
c
t
i
o
i
n
g
a
n
d
C
o
r
r
e
c
t
i
o
t
a
O
u
t
p
u
t
)
M
e
m
o
t
a
O
u
t
p
u
t
)
M
e
m
o
)
)
n
)
n
)
r
y
r
y
93
O
n
l
i
n
e
M
a
n
u
a
l
O
n
l
i
n
e
M
a
n
u
a
l

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents