第三章 BIOS 功能简介 BIOS基本功能设置 当SETUP程序启动之后,您可以看到CMOS Setup Utility主画面如下: BIOS SETUP UTILITY ←→ Select Screen System Overview ↑↓ Select Item Processor + - Change Field Type :AMD Geode LX Tab Select Field Speed : 500MHz General Help F10 Save and Exit System Memory ESC Exit Size :231MB...
Page 25
第三章 BIOS 功能简介 Advanced BIOS SETUP UTILITY Configure CPU Advanced Settings WARNING:Setting wrong values in below sections may cause system to malfunction ←→ Select Screen CPU Configuration ↑↓ Select Item IDE Configuration Enter Go to Sub Screen Super IO Configuration Tab Select Field ISA I/O Decode Configuration General Help...
Page 26
第三章 BIOS 功能简介 IDE Configuration BIOS SETUP UTILITY ←→ Select Screen IDE Configuration ↑↓ Select Item Onboard PCI IDE Controller [Primary] + - Change Field Tab Select Field General Help Primary IDE Master :[Not Detected] F10 Save and Exit ESC Exit Primary IDE Slave :[Not Detected]...
Page 27
第三章 BIOS 功能简介 Super IO Configuration BIOS SETUP UTILITY Configure SCH311X Super IO Chipset Floppy A [Disabled] Allows BIOS to Enable or Disable Floppy Controller OnBoard Floppy Controller [Enabled] Serial Port1 Address [3F8] Serial Port1 IRQ [IRQ4] ←→ Select Screen Serial Port2 Address [2F8] ↑↓...
Page 28
第三章 BIOS 功能简介 ISA I/O Decode Configuration BIOS SETUP UTILITY Enables Hardware Configuration ITE8888 IO Address Health Monitoring Decode I/O Space 0 [Enabled] Device Decode I/O BASE 0 [0100h] Decode I/O Size 0 [128 Bytes] Decode I/O Space 1 [Enabled] ←→...
Page 29
第三章 BIOS 功能简介 DECODE I/O BASE ADDR n DECODE I/O BASE ADDR n(n=0,1,2,3,4,5)表示该段I/O Space 的基地址,其选项为0100h,0200h和0300h,与相应的DECODE I/O Address Offset n值相加的和,为该段译码地址的起始地址。 DECODE I/O Address Offset n DECODE I/O Address Offset n(n=0,1,2,3,4,5)表示该段 I/O Space 地址偏移量,其默认值为 00,值范围为 00~FF,使用“+”与“—”来调节 值。 DECODE I/O Size n DECODE I/O Size n(n=0,1,2,3,4,5)表示译码...
Page 30
第三章 BIOS 功能简介 DECODE Space n Memory Space n (n=0,1,2,3)选项为Disable(默认)和Enable,分别代 表关闭和打开对应该地址段ISA设备的译码。 Decode Mem Base n Memory Address Base n [24:8](n=0,1,2,3)表示该段Memory空间 的基地址,其默认值为0000,值范围为0000~FFFF,使用“+”与“—”来调节 值。 Decode Mem Size n Decode Mem Size 0(n=0,1,2,3)表示该段Memory空间的范围。 ISA DDMA Channels Configuration BIOS SETUP UTILITY Configuration ITE8888 Memory Address DDMA Slave Channel 0 [Disabled]...
Page 31
第三章 BIOS 功能简介 Hardware Health Configuration BIOS SETUP UTILITY Enables Hardware Hardware Health Configuration Health Monitoring System Temperature : 34℃/93℉ Device CPU Temperature : 34℃/93℉ ←→ Select Screen Vcore : 1.320 V ↑↓ Select Item + - Change Field V3.3 :3.312 V Tab Select Field...
Page 32
第三章 BIOS 功能简介 USB Configuration BIOS SETUP UTILITY Enables USB host USB Configuration controllers. Module Version -2.24.0-12.4 USB Devices Enabled : None ←→ Select Screen ↑↓ Select Item USB 1.1 Controller [Enabled] + - Change Field USB 2.0 Controller [Enabled] General Help F10 Save and Exit...
Page 33
第三章 BIOS 功能简介 Power Management Configuration BIOS SETUP UTILITY Power Management Configuration ←→ Select Screen ↑↓ Select Item ACPI Aware O/S [Yes] + - Change Field General Help F10 Save and Exit ESC Exit V02.57 (c)Copyright 1985-2004, American Megatrends, Inc. ...
Page 34
第三章 BIOS 功能简介 Configure DRAM Timing by SPD 根据DRAM上SPD芯片中的时序配置内存控制器,此处建议使用Enabled,手 动更改DRAM时序可能会因为DRAM不支持而不开机。 Internal Graphics Mode 此选项用于当接有外部显示设备时,调整板载显卡的显示模式。 Internal Graphics Memory 此选项用于调整板载显卡共享物理内存的大小,单位是MB。 Boot Display Type 此选项用于选择开机默认的显示输出设备。 Flat Panel Resolution Flat Panel分辨率选择项。 Flat Panel Data Bus Type Flat Panel数据总线类型,此处必须与Flat Panel的Spec一致。 ...
Page 35
第三章 BIOS 功能简介 IRQ3~15 此系列选项用以指定对应IRQ号是PNP方式还是保留给ISA使用。 Boot BIOS SETUP UTILITY Boot Settings ←→ Select Screen Quick Boot [Enabled] ↑↓ Select Item Quiet Boot [Disabled] Enter Go to Sub Screen General Help Waite For ‘F1’ If Error [Enabled] F10 Save and Exit Boot from Embedded WinCE [No] ESC Exit...
Page 36
第三章 BIOS 功能简介 Security BIOS SETUP UTILITY Install or Change the Security Settings password Supervisor Password :Not Installed ←→ Select Screen User Password :Not Installed ↑↓ Select Item Enter Change General Help Change Supervisor Password F10 Save and Exit ESC Exit Change User Password V02.57 (c)Copyright 1985-2004, American Megatrends, Inc.
Page 37
第三章 BIOS 功能简介 Save Changes and Exit 当您完成了所有的修改操作,想将原来的设置参数覆盖掉时,可执行此 项功能,新的设置参数将保存在CMOS的存储器中。要执行此操作,先选定此选 项并按下< Enter >键,再按< Enter >键即可可退出。 Discard Changes and Exit 当您所做的任何更改设置的动作不想存入CMOS的存储器中,可先选定此 选项并按下< Enter >键,再按<Enter >键即可退出。 Discard Changes 当您所做的任何更改设置的动作有误而需要忽略时,可先选定此选项并 按下< Enter >键,然后可以再次进入相应选项进行重新设置。 Load Optimal Defaults 此菜单用于在你的系统配置中装入缺省值。这些缺省设置是最优的,可 以发挥所有硬件的高性能。 Load Failsafe Defaults 该选项的功能是将各项设置初始化为实现最基本的和最安全的系统功能...
Announcement What contained in this User Manual does not represent the commitments of EVOC Company. EVOC Company reserves the right to revise this User Manual, without prior notice, and will not be held liable for any direct, indirect, intended or unintended losses and/or hidden dangers due to installation or improper operation.
Page 51
Contents Chapter 1 Product Introduction..................1 Overview........................1 Mechanical Dimension, Weight and Environment ...........1 Typical Power Consumption ..................2 Microprocessor......................2 Chipset ........................2 System Memory .......................2 Video Function......................2 Network Function ....................2 Audio Function ......................3 Power Feature ......................3 Expansion Bus ......................3 Watchdog Function ....................3 I/O Connectors ......................3 Chapter 2 Installation....................4 ...
Page 52
USB Port ........................9 Video Connectors....................10 LAN Port........................12 Multi-functional Connector..................12 Audio Connector ....................13 GPIO Connector.....................13 JTAG Connector ....................14 Power Connector....................14 CF Card Slot ......................15 IDE Connector .......................16 PC/104 Connector ....................17 PC/104-Plus Connector..................18 Chapter 3 BIOS Setup ....................19 Overview........................19 BIOS Parameter Setup ...................19 Basic Function Settings for BIOS ................20 ...
Chapter 1 Product Introduction Chapter 1 Product Introduction Overview 104-1649CLD2NA series is an embedded PC/104-Plus motherboard with low power consumption. This motherboard has high integration, small volume, rich functions, low power consumption and it can be widely used in various embedded systems. The main features are listed as follows: ○...
Video chip is integrated in LX800; support VGA, TFT LCD and 18-bit LVDS. Support VGA+LVDS dual-display function; do not support VGA+LCD+LVDS synchronous display. The resolution reaches up to 1280x800. Network Function Two 10/100Mbps network ports; do not support Wake-On-LAN. - 2 - 104-1649CLD2NA Series...
One multi-functional connector, it supports a set of PS2 keyboard and mouse, one buzzer and one reset button; One VGA connector; one LVDS connector; one TFT LCD connector; One audio connector; One 8-bit digital I/O connector; 104-1649CLD2NA Series - 3 -...
LCD screen display normally. Please set it as follows: Setup Function 1-2 Short +3.3V (Default) JLCD1 2-3 Short JP3: Select Master/Slave Mode for CF Card (Pin Distance: 2.0 mm) Setup Function 1-2 Short Master 1-2 Open Slave (Default) 104-1649CLD2NA Series - 7 -...
LCDB1 (Pin Distance: 2.0 mm) Note: VCC_LCDBKLT----backlight power, the current is limited below 1A.) LCD_BKLTEN ---- backlight enabling, active high Function D5 (Green) IDE Indicator D7 (Red) Power Indicator D5/D7/D8 D8 (Red) FPGA Operating Indicator - 8 - 104-1649CLD2NA Series...
This motherboard provides two 2x5 Pin (Pin 9 is NC) USB connectors. Four USB ports can be educed via transfer cable. The pin definitions are listed as follows: Signal Name Signal Name USB1_Data- USB2_Data- USB1_Data+ USB2_Data+ USB1/USB2 (Pin Distance: 2.0 mm) GND_CHASSIS 104-1649CLD2NA Series - 9 -...
Chipset option---Enter North Bridge Configure Menu--- Video Configuration Menu---Flat Panel Resolution Menu, change the resolution from 640×480 (Default) to 1024×768. 2. 18bit LVDS Connector Signal Name Signal Name LVDS_D0+ LVDS_D0- LVDS_D1+ LVDS_D1- LVDS_D2+ LVDS_D2- CLK+ CLK- LVDS1 (Pin Distance: 2.0 - 10 - 104-1649CLD2NA Series...
Reset button. The multi-functional cable attached to the single board computer is required. The pin definitions are listed as follows: Signal Name Signal Name SPEAK- Reset Keyboard Data Keyboard Clock Mouse Clock (Pin Distance: 2.0 mm) Mouse Data - 12 - 104-1649CLD2NA Series...
1, 3, 5 and 7 are for output and pin 2, 4, 6 and 8 are for output. The pin definitions are listed as follows: Signal Name Signal Name GPIO1 GPIO5 GPIO2 GPIO6 GPIO3 GPIO7 GPIO1 GPIO4 GPIO8 (Pin Distance: 2.0 mm) 104-1649CLD2NA Series - 13 -...
Chapter 2 Installation JTAG Connector JTAG1 is used to record on-board XILINX FPGA code (Reserved). Signal Name JTAG1 (Pin Distance: 2.0 mm) Power Connector Signal Name Signal Name +12V -12V PWR1 (Pin Distance: 2.54 mm) - 14 - 104-1649CLD2NA Series...
CF card (on the rear of the board, marked as CF1) and it could only be inserted in one direction. Signal Name Signal Name CD1# CS0# CS1# VS1# ATASEL# IOR# IOW# CSEL# VS2# RESET# IORDY DREQ DACK# DASP# ATA66_DET WP/IOCS16# CD2# 104-1649CLD2NA Series - 15 -...
(The first pin of the IDE cable is red.) Signal Name Signal Name RESET# DREQ IOW# IOR# IORDY DACK# ATA66_DET IDE1 CS1# CS3# LED# - 16 - 104-1649CLD2NA Series...
Please use the internal default value of BIOS to restore the system. Our company is constantly researching and updating BIOS, its setup interface may be a bit different. The figure below is for reference only; it may be different from your BIOS setting in use. 104-1649CLD2NA Series - 19 -...
Select this option and set current data by < + > / < - >, which is displayed in format of month/date/year. Reasonable range for each option is: Month (Jan.-Dec.), Date (01-31), Year (Maximum to 2099), Week (Mon. ~ Sun.). - 20 - 104-1649CLD2NA Series...
Page 73
←→ Select Screen ↑↓ Select Item Frequency :500MHz + - Change Field Cache L1 :64 KB Tab Select Field General Help Cache L2 :128 KB F10 Save and Exit ESC Exit V02.57 (c)Copyright 1985-2004, American Megatrends, Inc 104-1649CLD2NA Series - 21 -...
Used to set whether to enable S.M.A.R.T function and it is only effective for the hard disk supporting this function. ﹡32Bit Data Transfer This option is used to enable 32-bit hard disk accessing mode, which could optimize hard disk read and write speed. - 22 - 104-1649CLD2NA Series...
Page 75
Set the address of the parallel port on motherboard and its default value is 378. Parallel Port Mode Set the mode of the parallel port on motherboard. Parallel Port IRQ Set the interrupt of the parallel port on motherboard. 104-1649CLD2NA Series - 23 -...
Page 76
DECODE I/O Speed n (n=0, 1, 2, 3, 4, 5); the options are Subtractive speed, Slow Speed, Medium Speed (Default) and Fast Speed, which correspond with the decoding speed of ISA device in this address space. - 24 - 104-1649CLD2NA Series...
Page 77
[32 KB] Memory Space 2 [Disabled] Decode Mem Base 0 Decode Mem Size 0 [32 KB] Memory Space 3 [Disabled] Decode Mem Base 0 Decode Mem Size 0 [32 KB] V02.57 (c)Copyright 1985-2004,American Megatrends, Inc. 104-1649CLD2NA Series - 25 -...
Page 78
V02.57 (c)Copyright 1985-2004,American Megatrends, Inc. DDMA Slave Channel 0 DDMA Slave Channel 0 (n=0, 1, 2, 3 … 7), the options are Disable (Default) and Enable, which mean disabling/enabling the DMA port of this ISA device. - 26 - 104-1649CLD2NA Series...
Page 79
Current system temperature is generally monitored by thermal resistor on motherboard. CPU Temperature Current CPU temperature is monitored by temperature sensors on motherboard. Vcore Core voltage of CPU. V3.3/ V5.0/V12.0 Turn on/off power output. 104-1649CLD2NA Series - 27 -...
Page 80
“Enabled”, the USB device could be used even if under OS that doesn’t support USB, such as DOS. Port 4 Assignment This option is used to specify the type of USB controller. - 28 - 104-1649CLD2NA Series...
Page 81
V02.57 (c)Copyright 1985-2004, American Megatrends, Inc. Configure DRAM Timing by SPD Configure of the memory controller according to the time sequence of the SPD chip on DRAM. It is recommended to use Enabled here. Manual 104-1649CLD2NA Series - 29 -...
Page 82
IRQ4 [Available] ↑↓ Select Item IRQ5 [Available] + - Change Field IRQ7 [Available] General Help IRQ9 [Available] F10 Save and Exit IRQ10 [Available] ESC Exit IRQ11 [Available] IRQ15 [Available] V02.57 (c)Copyright 1985-2004, American Megatrends, Inc. - 30 - 104-1649CLD2NA Series...
Page 83
Configure to boot from embedded WinCE. Note: please make sure there is WinCE system core file in the primary boot device when this option is set to “Yes”. Boot Device Configure the priority when the system starts. 104-1649CLD2NA Series - 31 -...
Page 84
V02.57 (c)Copyright 1985-2004, American Megatrends, Inc. Save Changes and Exit Please implement this operation when you have finished all the changes and want to cover the original parameters, the new parameters will be saved into - 32 - 104-1649CLD2NA Series...
Page 85
To implement this function, select this option and press < Enter >; messages to be confirmed will display on the screen, press < Enter > to implement this function. 104-1649CLD2NA Series - 33 -...
The table below shows parts of the distribution of the I/O address. As the address of PCI device (e.g. PCI network card) is configured by software, it is not listed in this table. - 34 - 104-1649CLD2NA Series...
Page 89
Standard Floppy Disk Controller IRQ7 Parallel Port #1 IRQ8 System CMOS/Real Time Clock IRQ9 De-direct Software to Int 0Ah IRQ10 Reserved IRQ11 Reserved IRQ12 Mouse Port IRQ13 Numeric Co-processor IRQ14 Primary IDE IRQ15 Secondary IDE 104-1649CLD2NA Series - 37 -...
Chapter 4 Install the Drivers Chapter 4 Install the Drivers Please install the drivers of this product according to the equipped CD; the steps will not be introduced here. - 38 - 104-1649CLD2NA Series...
(1) Enter WDT programming mode #define INDEX_PORT 0x4E #define DATA_PORT 0x4F unsigned int tmp_reg; unsigned int pm_base; outportb(INDEX_PORT, 0x55); outportb(INDEX_PORT, 0x07); outportb(DATA_PORT, 0x0A); outportb(INDEX_PORT, 0x30); outportb(DATA_PORT, 0x01); outportb(INDEX_PORT, 0x60); tmp_reg = inportb(DATA_PORT); pm_base = tmp_reg; 104-1649CLD2NA Series - 39 -...
Page 92
= irq<<4; outportb(pm_base+0x47, 0x80); outportb(pm_base+0x67, irq); (3) Configure WDT by minute or second: a. Time by minute: outportb(pm_base+0x65, 0x00); b. Time by second: outportb(pm_base+0x65, 0x80); (4) Enable/Disable WDT a. Enable WDT: - 40 - 104-1649CLD2NA Series...
I/O: Initialize digital I/O; Input/output program (1) Initialize digital I/O: #define BAR 0x400 unsigned char tmp_val; outportb(BAR,0xbf); outportb(BAR+0x04,0x40); outportb(BAR+0x03,0x03); outportb(BAR+0x05,0x0f); tmp_val =(inportb(BAR+0x02)|0x08)&0xeb; tmp_val |= 0x40; outportb(BAR+0x02, tmp_val); delay(30); tmp_val =inportb(BAR); while((tmp_val &0x02)!=0x02) 104-1649CLD2NA Series - 41 -...
Page 94
– 1: the output pin is high, 0: the output pin is low Function Output: None void Out_Lev(int pin ,int lev_val) unsigned int reg_val ; outportb(BAR,0xbf); outportb(BAR+0x04,0x40); outportb(BAR+0x03,0x01); reg_val = inportb(BAR+0x05); reg_val = lev_val ? reg_val|(0x01<<(pin+3)) :reg_val&(~(0x01<<(pin+3))) ; outportb(BAR+0x05, reg_val); - 42 - 104-1649CLD2NA Series...
Page 95
Function Input: int pin – values 1~4 are corresponding with the output pins 1~4 respectively Function Output: int lev_val – 1: the input pin is high, 0: the input pin is low int In_Lev(int pin) unsigned int reg_val ; int lev_val ; outportb(BAR,0xbf); 104-1649CLD2NA Series - 43 -...
Page 96
= lev_val ? 1:0; /*Get the value of the variable lev_val here, 1 means that the input pin is high while 0 means the input pin is low*/ return lev_val ; Please visit our website: http://www.evoc.com for more information. - 44 - 104-1649CLD2NA Series...
Need help?
Do you have a question about the 104-1649CLD2NA Series and is the answer not in the manual?
Questions and answers