Table 4.4 Bit Definitions Of Alternate Status Register; Ata Command Register; Data Register; Table 4.5 Bit Definitions Of Device Control Register - Fujitsu MCJ3230AP Product Manual

Fujitsu computer drive user manual
Table of Contents

Advertisement

4.3.1.1 Alternate Status register
This register contains the same information as that of the ATAPI Status register,
except that the ODD does not recognize interrupts when reading this register.
Therefore, the ODD does not clear the INTRQ signal and does not clear interrupts
during the pending.
For details of each bit, see Section 4.3.1.14.

Table 4.4 Bit definitions of Alternate Status register

7
6
BSY
DRDY

4.3.1.2 ATA Command register

This register contains a command to be passed to the ODD. The ODD starts
executing a command immediately after the command is written in this register.
For executable commands and required parameters, see Table 4.38.

4.3.1.3 Data register

The data register is used for data transfer. The data width is always 16 bits.
4.3.1.4 Device Control register
This register's bits are defined as shown below.

Table 4.5 Bit definitions of Device Control register

7
6
Reserved
Reserved
!
Bits 7 to 3 are reserved. The ODD ignores all value sets in these bits.
!
0 should be set for bit 0. The ODD ignores the value set in this bit.
!
SRST is a reset bit for host software.
!
nIEN is an enable bit for device interrupts to the host. When nIEN is 0 and
the device is selected, the INTRQ signal is enabled by the tri-state buffer.
When nIEN is 1 or the device is not selected, the INTRQ signal is in the high-
impedance state.
C156-E205-01EN
5
4
Reserved
SERV
5
4
Reserved
Reserved
Reserved
3
2
DRQ
Reserved
Reserved
3
2
SRST
nIEN
4.3 Interface Register
1
0
CHK
Read
1
0
0
Write
4-7

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents