Asus A7V400-MX/S User Manual page 48

Table of Contents

Advertisement

DRAM Clock/Drive Control
DRAM Timing
DRAM CAS Latency
Bank Interleave
Pre-charge to Active (Trp)
Active to Precharge (Tras)
Active to CMD (Trcd)
DRAM Burst Length
DRAM Command Rate
Write Recovery Time
tWTR
F1
: Help
ESC : Exit
DRAM Timing [Auto by SPD]
It is recommended that you set this parameter to [Auto by SPD]. Setting to
[Auto by SPD] synchronizes the DRAM timing with the DRAM clock. Setting to
[Manual] allows you to set the values for DRAM CAS Latency, Bank Interleave,
Pre-charge to Active (TRP) and Active to CMD (Trcd) prameters.
Configuration options: [Manual] [Auto By SPD] [Turbo] [Ultra]
DRAM CAS Latency [2.5]
This field sets the override clock cycle for the latency time between the DRAM read
command and the moment that the data actually becomes available. Normally, the
system determines the rate automatically by default.
Configuration options: [1.5] [2] [2.5] [3]
Bank Interleave [Disabled]
Configuration options: [Disabled] [2 Bank] [4 Bank]
Precharge to Active (Trp) [5T]
Configuration options: [2T] [3T] [4T] [5T]
Active to Precharge (Tras) [7T]
Configuration options: [6T] [7T] [8T] [9T]
Active to CMD (Trcd) [5T]
Configuration options: [2T] [3T] [4T] [5T]
DRAM Burst Lenght [4]
Configuration options: [4] [8]
DRAM Command Rate [2T Command]
Configuration options: [2T Command] [1T Command]
2-16
DRAM Clock/Drive Control
[Auto by SPD]
[2.5]
[Disabled]
[5T]
[7T]
[5T]
[4]
[2T Command]
[3T]
[2T]
↑↓
↑↓
↑↓
↑↓
↑↓
: Select Item
-/+
→←
→←
→←
→←
→←
: Select Menu
Enter : Select Sub-menu
Select Menu
Item Specific Help
: Change Value
F5 : Setup Defaults
F10 : Save and Exit
Chapter 2: BIOS information

Advertisement

Table of Contents
loading

This manual is also suitable for:

A7v400-mx

Table of Contents