Cpu 3/7 (Ddr3; Cpu 4/7 (Power - Clevo B7130 Service Manual

Table of Contents

Advertisement

CPU 4/7 (Power)

P ROCES SOR
U 4 0F
PRO CESSOR CORE POWER
V C O R E
52A
A G 3 5
V C C 1
A G 3 4
I CC M AX M a xi m um P r oc es s or
SV 5 2
V C C 2
A G 3 3
C or e I CC
XE 6 5
V C C 3
A G 3 2
A G 3 1
V C C 4
V C C 5
V C O R E
A G 3 0
V C C 6
A G 2 9
A G 2 8
V C C 7
C 1 5 0
C 1 5 7
C 1 6 5
C 1 7 3
V C C 8
A G 2 7
V C C 9
A G 2 6
V C C 1 0
A F 3 5
A F 3 4
V C C 1 1
V C C 1 2
A F 3 3
V C C 1 3
A F 3 2
V C C 1 4
A F 3 1
A F 3 0
V C C 1 5
V C C 1 6
A F 2 9
V C C 1 7
A F 2 8
A F 2 7
V C C 1 8
V C C 1 9
A F 2 6
V C C 2 0
A D 3 5
V C C 2 1
C 1 4 5
C 1 7 1
C 1 6 3
C 1 8 3
A D 3 4
A D 3 3
V C C 2 2
V C C 2 3
A D 3 2
V C C 2 4
A D 3 1
V C C 2 5
A D 3 0
A D 2 9
V C C 2 6
V C C 2 7
A D 2 8
V C C 2 8
A D 2 7
V C C 2 9
A D 2 6
V C C 3 0
A C 3 5
V C C 3 1
A C 3 4
V C C 3 2
A C 3 3
A C 3 2
V C C 3 3
V C C 3 4
A C 3 1
V C C 3 5
A C 3 0
C 5 8 4
C 1 4 4
C 1 4 9
C 1 5 6
V C C 3 6
A C 2 9
A C 2 8
V C C 3 7
V C C 3 8
A C 2 7
V C C 3 9
A C 2 6
V C C 4 0
A A 3 5
A A 3 4
V C C 4 1
V C C 4 2
A A 3 3
V C C 4 3
A A 3 2
A A 3 1
V C C 4 4
V C C 4 5
A A 3 0
V C C 4 6
A A 2 9
V C C 4 7
A A 2 8
A A 2 7
V C C 4 8
V C C 4 9
A A 2 6
V C C 5 0
Y 3 5
V C C 5 1
Y 3 4
Y 3 3
V C C 5 2
V C C 5 3
V C O R E
Y 3 2
V C C 5 4
Y 3 1
Y 3 0
V C C 5 5
C 5 7 3
C 5 6 9
C 5 6 5
C 5 6 4
V C C 5 6
Y 2 9
V C C 5 7
Y 2 8
V C C 5 8
Y 2 7
Y 2 6
V C C 5 9
V C C 6 0
V 3 5
V C C 6 1
V 3 4
V C C 6 2
V 3 3
V 3 2
V C C 6 3
V C C 6 4
V 3 1
V C C 6 5
V 3 0
V 2 9
V C C 6 6
V C C 6 7
V 2 8
C 5 7 0
C 5 7 4
C 5 8 0
C 5 6 0
V C C 6 8
V 2 7
V C C 6 9
V 2 6
U 3 5
V C C 7 0
V C C 7 1
U 3 4
V C C 7 2
U 3 3
V C C 7 3
U 3 2
U 3 1
V C C 7 4
V C C 7 5
U 3 0
V C C 7 6
U 2 9
V C C 7 7
U 2 8
V C C 7 8
U 2 7
V C C 7 9
U 2 6
C 5 7 9
C 5 6 6
C 5 6 3
C 5 5 9
V C C 8 0
R 3 5
R 3 4
V C C 8 1
V C C 8 2
R 3 3
V C C 8 3
R 3 2
V C C 8 4
R 3 1
R 3 0
V C C 8 5
V C C 8 6
R 2 9
V C C 8 7
R 2 8
V C C 8 8
R 2 7
R 2 6
V C C 8 9
V C C 9 0
P 3 5
V C C 9 1
P 3 4
P 3 3
V C C 9 2
V C C 9 3
P 3 2
V C C 9 4
P 3 1
V C C 9 5
P 3 0
P 2 9
V C C 9 6
V C C 9 7
P 2 8
V C C 9 8
P 2 7
V C C 9 9
P 2 6
V C C 1 0 0
P Z 98 9 2 7 -3 6 4 1- 01 F
4/7
( PO WER )
PROCESS OR UNCORE POWER
A H 1 4
V T T 0 _ 1
A H 1 2
V T T 0 _ 2
A H 1 1
C 1 7 7
C 1 8 6
C 1 7 0
V T T 0 _ 3
A H 1 0
V T T 0 _ 4
J 1 4
1 0 u _ 6 . 3 V _ X 5R _ 0 6
1 0 u _ 6 . 3 V _ X 5 R _ 0 6
V T T 0 _ 5
J 1 3
1 0 u _ 6 . 3 V _ X 5R _ 0 6
V T T 0 _ 6
H 1 4
V T T 0 _ 7
H 1 2
V T T 0 _ 8
G 1 4
V T T 0 _ 9
G 1 3
V TT 0 _ 1 0
G 1 2
V TT 0 _ 1 1
G 1 1
V TT 0 _ 1 2
F 14
C 1 8 0
C 1 7 9
C 1 7 4
V TT 0 _ 1 3
F 13
V TT 0 _ 1 4
F 12
1 0 u _ 6 . 3 V _ X 5R _ 0 6
1 0 u _ 6 . 3 V _ X 5 R _ 0 6
V TT 0 _ 1 5
F 11
1 0 u _ 6 . 3 V _ X 5R _ 0 6
V TT 0 _ 1 6
E 14
V TT 0 _ 1 7
E 12
V TT 0 _ 1 8
D 1 4
V TT 0 _ 1 9
D 1 3
V TT 0 _ 2 0
D 1 2
V TT 0 _ 2 1
D 1 1
V TT 0 _ 2 2
C 1 4
V TT 0 _ 2 3
C 1 3
V TT 0 _ 2 4
C 1 2
V TT 0 _ 2 5
C 1 1
V TT 0 _ 2 6
B 14
V TT 0 _ 2 7
B 12
V TT 0 _ 2 8
A 14
V TT 0 _ 2 9
A 13
V TT 0 _ 3 0
A 12
V TT 0 _ 3 1
A 11
V TT 0 _ 3 2
A F 1 0
V TT 0 _ 3 3
A E 1 0
V TT 0 _ 3 4
A C 1 0
C 1 8 7
C 1 8 8
V TT 0 _ 3 5
A B 1 0
V TT 0 _ 3 6
Y 1 0
2 2 u _ 6 . 3 V _ X 5R _ 0 8
22 u _ 6 . 3 V _ X 5 R _ 0 8
V TT 0 _ 3 7
W 10
V TT 0 _ 3 8
U 1 0
V TT 0 _ 3 9
T 1 0
V TT 0 _ 4 0
J 1 2
V TT 0 _ 4 1
J 1 1
V TT 0 _ 4 2
J 1 6
+ V T T_ 4 3
R 4 3 4
*1 0 m i l _s h o rt
V TT 0 _ 4 3
J 1 5
+ V T T_ 4 4
R 4 3 5
*1 0 m i l _s h o rt
V TT 0 _ 4 4
1 . 1 V S _V TT
1K PU t o V T T an d 1 K P D to GN D
fo r P OC
VC ORE
A N 3 3
P S I #
P S I #
A K 3 5
V I D [ 0 ]
H _V I D 0 4 3
A K 3 3
V I D [ 1 ]
H _V I D 1 4 3
A K 3 4
H _V I D 2 4 3
V I D [ 2 ]
A L3 5
V I D [ 3 ]
H _V I D 3 4 3
A L3 3
V I D [ 4 ]
H _V I D 4 4 3
A M3 3
V I D [ 5 ]
H _V I D 5 4 3
A M3 5
H _V I D 6 4 3
V I D [ 6 ]
A M3 4
P R O C _ D P R S L P V R
G 1 5
V T T _ S E L E C T
H _ V T T V I D 1 4 1
TO V CORE POW ER CONT ROL
A N 3 5
I M O N
4 3
I S E N S E
A J3 4
V C C _ S E N S E 4 3
V C C _ S E N S E
A J3 5
V S S _ S E N S E
43
V S S _ S E N S E
B 15
V T T _ S E N S E
4 1 , 4 2
V T T_ S E N S E
A 15
V S S _S E N S E _ V T T
1 . 1 V S _ V T T
V TT TOTAL 2 1A
C 1 9 0
C 2 0 4
C 1 7 5
C 58 5
*1 0 U _ 6 . 3 V _ 0 6
2 2u _ 6 . 3 V _ X 5 R _ 0 8
2 2 u _6 . 3 V _X 5 R _ 08
*1 0 U _ 6 . 3 V _ 0 6
C 6 2 6
IC CM AX_ VT T M ax Cu rre nt
fo r VTT R ail
10 u _ 6 . 3 V _ X 5 R _ 0 6
SV 18
XE 21
The decoupling capacitors, filter
recommendations and sense resistors on the
CPU/PCH Rails are specific to the CRB
Implementation. Customers need to follow the
recommendations in the Calpella Platform
1. 1V S _ V T T
Design Guide
C 5 8 6
2 2 u_ 6 . 3 V _ X 5 R _0 8
1.1VS_VTT
Please note that the
VTT Rail Values are
Auburndale VTT=1.05V
Clarksfield VTT=1.1V
R 1 0 4
*1 K _ 0 4
P S I #
4 3
1 . 1 V S _ V T T
R 1 0 5
1K _0 4
R 7 0
1 K _ 0 4
P M _ D P R S LP V R
4 3
V C O R E
4 3
1 . 1V S _ V T T 2 , 4 , 7 , 1 9 , 2 0 , 2 1, 2 4 , 2 5 , 2 6 , 3 9 , 4 1 , 4 2, 43
Schematic Diagrams
Sheet 6 of 53
CPU 4/7
(Power)
CPU 4/7 (Power) B - 7

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents