Integra DTR-4.6 Service Manual page 66

Hide thumbs Also See for DTR-4.6:
Table of Contents

Advertisement

QQ
3 7 63 1515 0
ADV7172 (Digital PAL/NTSC Video Encoder with Six DACs (10-Bits))
TERMINAL DESCRIPTION
No.
9-2
48
14
15
16
39
37
38
22
TE
L 13942296513
36
23
35
33
29
28
25
24
20
21
42
43
45
10
17
44
www
41
40
.
1, 11, 19, 27, 30, 32, 34, 46
12, 13, 18, 26, 31, 47
http://www.xiaoyu163.com
Name
I/O
Description
P7-P0
I
8-Bit 4:2:2 Multiplexed YCrCb Pixel Port (P7-P0) P0 represents the LSB.
CLOCK
I
TTL Clock Input. Requires a stable 27 MHz reference clock for standard operation. Alternatively,
a 24.5454 MHz (NTSC) or 29.5 MHz (PAL) can be used for square pixel operation.
HSYNC
I/O
HSYNC (Modes 1 and 2) Control Signal. This pin may be configured to output (Master
Mode) or as an input and accept (Slave Mode) Sync signals.
FIELD/VSYNC
I/O
Dual Function FIELD (Mode 1) and VSYNC (Mode 2) Control Signal. This pin may be
configured to output (Master Mode) or as an input (Slave Mode) and accept these
control signals.
BLANK
I/O
Video Blanking Control Signal. The pixel inputs are ignored when this is Logic Level "0"
This signal is optional.
SCRESET/RTC
I
This pin can be configured as an input by setting MR42 and MR41 of Mode Register 4. It
can be configured as a subcarrier reset pin, in which case a low-to-high transition on this
pin will reset the subcarrier phase to Field 0. Alternatively it may be configured as a Real-
Time Control (RTC) Input.
V
I/O
Voltage Reference Input for DACs or Voltage Reference Output (1.235 V).
REF
R
I
A 150 ohms resistor connected from this pin to GND is used to control full-scale amplitudes
SET1
the Video Signals from DACs A, B, and C (the "large" DACs).
R
I
A 600 ohms resistor connected from this pin to GND is used to control full-scale amplitudes
SET2
the Video Signals from DACs D, E, and F (the "small" DACs).
COMP1
O
Compensation Pin for DACs A, B, and C. Connect a 0.1 uF Capacitor from COMP to
V
. For Optimum Dynamic Performance in Low Power Mode, the value of the
AA
COMP1 capacitor can be lowered to as low as 2.2 nF.
COMP2
O
Compensation Pin for DACs D, E, and F. Connect a 0.1 uF Capacitor from COMP to V
DAC A
O
GREEN/Composite/Y Analog Output. This DAC is capable of providing 34.66 mA output.
DAC B
O
BLUE/S-Video Y/U Analog Output. This DAC is capable of providing 34.66 mA output.
DAC C
O
RED/S-Video C/V Analog Output. This DAC is capable of providing 34.66 mA output.
DAC D
O
GREEN/Composite/Y Analog Output. This DAC is capable of providing 8.66 mA output.
DAC E
O
BLUE/S-Video Y/U Analog Output. This DAC is capable of providing 8.66 mA output.
DAC F
O
RED/S-Video C/V Analog Output. This DAC is capable of providing 8.66 mA output.
SCLOCK
I
MPU Port Serial Interface Clock Input.
SDATA
I/O
MPU Port Serial Data Input/Output.
CLAMP
O
TTL Output Signal to external circuitry to enable clamping of all video signals.
PAL_NTSC
I
Input signal to select PAL or NTSC mode of operation, pin set to Logic "1" selects PAL.
VSO
O
VSO TTL Output Sync Signal.
CSO_HSO
O
Dual Function CSO or HSO TTL Output Sync Signal.
ALSB
I
TTL Address Input. This signal sets up the LSB of the MPU address.
RESET
I
The input resets the on-chip timing generator and sets the ADV7172/ADV7173 into
default mode. This is NTSC operation, Timing Slave Mode 0, DACs A, B, and C powered
OFF, DACs D, E, and F powered ON, Composite and S-Video out.
TTX
I
Teletext Data Input Pin.
x
ao
u163
y
TTXREQ
O
Teletext Data Request output signal used to control teletext data transfer.
i
V
P
Power Supply (3 V to 5 V).
AA
GND
G
Ground Pin.
http://www.xiaoyu163.com
2 9
8
Q Q
3
6 7
1 3
1 5
co
.
9 4
2 8
0 5
8
2 9
9 4
2 8
m
DTR-4.6
9 9
9 9
.
AA

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents