Ddr2 Sdram 8M × 4 Banks × 16 Bit (W9751G6Jb) (U154, U155); General Description; Features; Electrical Characteristics - Sharp LC-40SH340K Service Manual

Dvb-t / dvb-c (hdtv), pal b/g, i / secam b/g, d/k, l/l’ system colour television
Hide thumbs Also See for LC-40SH340K:
Table of Contents

Advertisement

11.
12.
DDR2 SDRAM 8M × 4 BANKS × 16 BIT (W9751G6JB) (U154, U155)
11.1
12.1.

General Description

The W9751G6JB is a 512M bits DDR2 SDRAM, organized as 8,388,608 words × 4 banks × 16 bits. This device
achieves high speed transfer rates up to 1066Mb/sec/pin (DDR2-1066) for general applications.
W9751G6JB is sorted into the following speed grades: -18, -25 and -3. The -18 is compliant to the DDR2-
1066/CL7 specification. The -25 is compliant to the DDR2-800 (5-5-5) or DDR2-800 (6-6-6) specification.
The -3 is compliant to the DDR2-667 (5-5-5) specification. All of the control and address inputs are
synchronized with a pair of externally supplied differential clocks. Inputs are latched at the cross point of
differential clocks (CLK rising and CLK falling). All I/Os are synchronized with a single ended DQS or
differential DQS- DQS pair in a source synchronous fashion.
11.2
12.2.

Features

x
Power Supply: VDD, VDDQ = 1.8 V± 0.1 V
x
Double Data Rate architecture: two data transfers per clock cycle
x
CAS Latency: 3, 4, 5, 6 and 7
x
Burst Length: 4 and 8
x
Bi-directional, differential data strobes are transmitted / received with data
x
Edge-aligned with Read data and center-aligned with Write data
x
DLL aligns DQ and DQS transitions with clock
x
Differential clock inputs (CLK and CLK )
x
Data masks (DM) for write data
x
Commands entered on each positive CLK edge, data and data mask are referenced to both
edges of DQS
x
Posted CAS programmable additive latency supported to make command and data bus
efficiency
x
Read Latency = Additive Latency plus CAS Latency (RL = AL + CL)
x
Off-Chip-Driver impedance adjustment (OCD) and On-Die-Termination (ODT) for better
signal quality
x
Auto-precharge operation for read and write bursts
x
Auto Refresh and Self Refresh modes
x
Precharged Power Down and Active Power Down
x
Write Data Mask
x
Write Latency = Read Latency - 1 (WL = RL - 1)
x
Interface: SSTL_18
11.3
12.3.

Electrical Characteristics

45
LC-40SH340E
LC-40SH340K

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

Lc-40sh340e

Table of Contents