System Channel Interface; Lines Used; Loads; Special Timing - IBM 5150 Hardware Reference Manual

Hide thumbs Also See for 5150:
Table of Contents

Advertisement

System Channel Interface
Lines Used
This card uses the address and data bus, memory and I/O read/write
signals, reset, I/O Ready, I/O Clock, and IRQ7.
"...-....., Loads
Where possible, only one "LS" load is on the signals present at the
I/O slot. Some of the address bus lines have two "LS" loads. No
signal has more than two "LS" loads.
Special Timing
At least one wait state will be inserted on all memory and I/O accesses
from the CPU. The duration of the wait-state will vary because the
CPU/monitor access is synchronized with the character clock on
this adapter.
To insure proper initialization of the attachment, the first instruction
issued to the card must be to set the high resolution bit of the monitor
output Port
1.
(OUT PORT 3B8
=
OlR). A CPU access to this
adapter must never occur if the high resolution bit is not set.
"...-....., System configurations which have two display adapter cards must
insure that both adapters are properly initialized after a power on
reset. Damage to either display may occur
if
not properly initialized.
Data Rates
For the IBM Monochrome Display Adapter, two bytes are fetched
from the display buffer in 553 ns providing a data rate of 1.8M
bytes/second.
Interrupt and DMA Response Requirements
• The display buffer can be written into, or read from using DMA.
• The parallel interface uses the
+
IRQ7 line. Interrupt becomes
active when the acknowledge input is low, and interrupts are
enabled via the control port.
2-39

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents