Sign In
Upload
Manuals
Brands
Lattice Semiconductor Manuals
Recording Equipment
MIPI
User Manuals: Lattice Semiconductor MIPI Device
Manuals and User Guides for Lattice Semiconductor MIPI Device. We have
1
Lattice Semiconductor MIPI Device manual available for free PDF download: User Manual
Lattice Semiconductor MIPI User Manual (31 pages)
DSI to OpenLDI/FPD-Link/LVDS Interface Bridge Soft IP
Brand:
Lattice Semiconductor
| Category:
Recording Equipment
| Size: 1 MB
Table of Contents
Table of Contents
2
1 Introduction
4
Quick Facts
4
Figure 1.1. MIPI DSI to Openldi/Fpd-Link/Lvds Interface Bridge System Diagram
4
Table 1.1. MIPI DSI to Openldi/Fpd-Link/Lvds Interface Bridge IP Quick Facts
4
Features
5
Conventions
5
Nomenclature
5
Data Ordering and Data Types
5
Signal Names
5
2 Functional Description
6
Top
6
Figure 2.1. MIPI DSI to Openldi/Fpd-Link/Lvds Interface Bridge IP Block Diagram
6
Table 2.1. MIPI DSI to Openldi/Fpd-Link/Lvds Interface Bridge IP Pin Function Description
6
Figure 2.2. Single MIPI DSI to Openldi/Fpd-Link/Lvds Interface Bridge IP (1:1) Block Diagram
7
Figure 2.3. MIPI DSI to Openldi/Fpd-Link/Lvds Interface Bridge IP (1:2, Split) Block Diagram
8
Figure 2.4. MIPI DSI to Openldi/Fpd-Link/Lvds Interface Bridge IP (2:2) Block Diagram
8
Figure 2.5. High-Speed Data Transmission
9
Figure 2.6. FPD-Link Transmit Interface Timing Diagram (RGB666)
9
Figure 2.7. FPD-Link Transmit Interface Timing Diagram (RGB888)
9
D-PHY Common Interface Wrapper
10
Rx Global Operations Controller
10
Figure 2.8. Single MIPI DSI to Dual FPD-Link (Split) Timing Diagram
10
Capture Controller
11
Figure 2.9. MIPI D-PHY Clock Lane Module State Diagram
11
Figure 2.10. MIPI D-PHY Data Lane Module State Diagram
11
Table 2.2. Capture Controller Outputs
11
Byte2Pixel
12
Lane Distribution
12
LVDS Wrapper
12
Reset and Clocking
13
Table 2.3. Clock Frequency Calculations
13
Table 2.4. Supported Data Rates for MIPI DSI to Openldi/Fpd-Link/Lvds Interface Bridge IP Configurations
14
3 Parameter Settings
15
Table 3.1. MIPI DSI to Openldi/Fpd-Link/Lvds Interface Bridge IP Parameter Settings
15
4 IP Generation and Evaluation
16
Licensing the IP
16
Getting Started
16
Figure 4.1. Clarity Designer Window
16
Generating IP in Clarity Designer
17
Figure 4.2. Starting Clarity Designer from Diamond Design Environment
17
Figure 4.3. Configuring MIPI DSI to Openldi/Fpd-Link/Lvds Interface Bridge IP in Clarity Designer
18
Figure 4.4. Configuration Tab in IP GUI
18
Figure 4.5. Video Tab in IP GUI
19
Generated IP Directory Structure and Files
20
Figure 4.6. IP Directory Structure
20
Table 4.1. Files Generated by Clarity Designer
20
Running Functional Simulation
21
Table 4.2. Testbench Directives
21
Table 4.3. Testbench Directives for D-PHY Timing Parameters
22
Table 4.4. Testbench Directives for Reference Clock Period
22
Simulation Strategies
23
Simulation Environment
23
Figure 4.7. Simulation Environment Block Diagram
23
Instantiating the IP
24
Synthesizing and Implementing the IP
24
Figure 4.8. DSI Model Video Data
24
Hardware Evaluation
25
Enabling Hardware Evaluation in Diamond
25
Updating/Regenerating the IP
26
Regenerating an IP in Clarity Designer
26
Figure 4.9. Regenerating IP in Clarity Designer
26
References
27
Technical Support Assistance
27
Appendix A. Resource Utilization
28
Appendix B. What Is Not Supported
29
Revision History
30
Advertisement
Advertisement
Related Products
Lattice Semiconductor MachXO3
Lattice Semiconductor MachXO2 Series
Lattice Semiconductor MachXO3-940
Lattice Semiconductor MachXO3LF Starter Kit
Lattice Semiconductor MachXO2280 Breakout Board
Lattice Semiconductor MachXO2-1200ZE
Lattice Semiconductor MachXO5-NX Development Kit
Lattice Semiconductor MachXO2 Breakout Board
Lattice Semiconductor MachX05-NX
Lattice Semiconductor MachXO5T-NX-Development Board
Lattice Semiconductor Categories
Motherboard
Computer Hardware
Microcontrollers
Controller
Recording Equipment
More Lattice Semiconductor Manuals
Login
Sign In
OR
Sign in with Facebook
Sign in with Google
Upload manual
Upload from disk
Upload from URL