LG 49UB8500-UA Service Manual page 58

Table of Contents

Advertisement

Clock for URSA9
Option Name
UB98/UC9_URSA9_crystalcap
XIN_URSA
XO_URSA
Option Name
UB85/95/UC97_URSA9_crystalcap
C1904-*1
C1903-*1
8pF
8pF
50V
50V
SPI Flash
MX25L3206EM2I-12G
CS#
SPI_CZ
SO/SIO1
R1904
33
SPI_DO
WP#
R1905
1K
FLASH_WP_URSA
U_SPI_WP_f_URSA
GND
R1932
1K
FRC_FLASH_WP
U_SPI_WP_f_SoC
Chip Config
Debug/ISP ADDR
Slave (Debug Port:0XB4,ISP:0X98)
CHIP_CONF:{DIM2,DIM1,DIM0}
CHIP_CONF=3'd7:111:boot from SPI Flash
+3.3V_NORMAL
OPT
10K
10K
R1908
R1902
10K
OPT
R1907
10K
R1901
OPT
10K
R1906
10K
R1900
THE
SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE
SYMBOL MARK OF THE SCHEMETIC.
Copyright ⓒ 2014 LG Electronics. Inc. All right reserved.
Only for training and service purposes
URSA Reset
+3.3V_NORMAL
SW1901
+3.3V_NORMAL
JTP-1127WEM
OPT
1
2
C1902
22uF
R1919
3
4
10V
10K
URSA9_RST_PULLUP
0
R1924
0
R1930
IC1901-*1
W25Q32BVSSIG
/CS
VCC
1
8
DO[IO1]
/HOLD[IO3]
2
7
/WP[IO2]
CLK
3
6
+3.3V_NORMAL
GND
DI[IO0]
4
5
IC1901
SPI_4MB_Winbond
VCC
C1901
1
8
0.1uF
16V
SPI_4MB_MACRONIX
HOLD#
2
7
10K
R1903
SCLK
SPI_CK
3
6
SI/SIO0
SPI_DI
4
5
Debugging for URSA9
I2C_S Port
P1905
12507WS-04L
WAFER-STRAIGHT
URSA_DEBUG
DIM0
1
2
I2C_SCL1
DIM1
R1922
33
3
SCL2_+3.3V_DB
URSA_DEBUG
I2CS_SCL
R1921
33
4
SDA2_+3.3V_DB
URSA_DEBUG
SCL2_+3.3V_DB
DIM2
5
URSA_RESET
URSA_RESET_SoC
URSA_RESET
XIN_URSA
XO_URSA
I2CS_SDA
AR13201
I2CS_SCL
Change pin from A5 to C4
+3.3V_NORMAL
SPI_CZ
SPI_CK
1K
AR13200
SPI_DI
OPT
R1954
SPI_DO
33
R1981
TCON_I2C_EN
OPT
33
R1933
10K
R1955
SW1902
JS2235S
1
6
I2C_SDA1
R1958
R1959
0
0
URSA_MP
URSA_MP
2
5
I2CS_SDA
R1960
R1961
URSA_DEBUG_SW
0
0
OPT
OPT
3
4
SDA2_+3.3V_DB
IC2500
LGE7411(URSA9)
AF29
RESET
I2C_HSC_SDA/VSYNC_LIKE2
I2C_HSC_SCL/VSYNC_LIKE3
R3
XTALO
R4
XTALI
SPI1_CK/PWM2/GPIO58
SPI1_DI/PWM3/GPIO59
AJ24
I2CS_SDA
SPI2_CK/PWM0/GPIO56
AH24
33
I2CS_SCL
SPI2_DI/PWM1/GPIO57
SPI3_CK/DIM10/GPIO54
AH26
I2CM_SDA
SPI3_DI/DIM11/GPIO55
AG24
I2CM_SCL/VSYNC_LIKE1
SPI4_CK/DIM8/GPIO52
SPI4_DI/DIM9/GPIO53
B4
GPIO[0][UART2_TX]
A4
GPIO[1][UART2_RX]
VSYNC_LIKE/PWM5/GPIO40
B5
GPIO[2][UART1_TX]
A5
GPIO[3][UART1_RX]
DIM0/GPIO[32]
DIM1/GPIO[33]
DIM2/GPIO[34]
AD28
SPI_CZ
DIM3/GPIO[35]
AD30
SPI_CK
DIM4/GPIO[36]
AC31
33
SPI_DI
DIM5/GPIO[37]
AD29
SPI_DO
DIM6/GPIO[38]
DIM7/GPIO[39]
AE28
INT_R21/GPIO[41]
AE27
INT_R20/GPIO[42]
GPIO43/TCON0
GPIO44/TCON1
GPIO45/TCON2
C4
IRE
GPIO46/TCON3
GPIO47/TCON4
URSA9 UART1_RX
GPIO48/TCON5
GPIO49/TCON6
AC27
GND_1
GPIO50/TCON7
AD27
GND_2
GPIO[18]/TCON8
A7
NC_1
GPIO[19]/TCON9
B6
NC_2
GPIO[20]/TCON10
B7
NC_3
GPIO[21]/TCON11
C5
NC_4
GPIO[22]/TCON12
C6
NC_5
GPIO[23]/TCON13
C7
NC_6
GPIO24/TCON14
D4
NC_7
GPIO25/TCON15
D5
NC_8
D6
NC_9
GPIO[4]
D7
NC_10
GPIO[5]
E4
NC_11
GPIO[6]
E5
NC_12
GPIO[7]
E6
NC_13
GPIO[8]
E7
NC_14
GPIO[9]
F4
NC_15
GPIO[10]/PWM_DIM_IN[0]
F5
NC_16
GPIO[11]/PWM_DIM_IN[1]
M5
NC_17
GPIO[12]
M6
NC_18
GPIO[13]
M7
NC_19
GPIO[14]
N5
NC_20
GPIO[15]
R7
NC_21
GPIO[16]
P7
NC_22
GPIO[17]
N7
NC_23
N6
NC_24
+3.3V_NORMAL
URSA Option
URSA_OPT_0
Rx Interface
URSA_OPT_1
Module Type
URSA_BIT0
URSA_BIT1
Tx Lane
URSA_BIT2
BIT [2/1/0]
Tx Lane
0/0/0
4K@120 (16lane)
0/0/1
4k@60 (8lane)
0/1/0
5k@120 (20lane)
0/1/1
OLED ULTRA HD
1/0/0
FHD@120 (4lane)
1/0/1
FHD@60 (2lane)
1/1/0
Reserved
1/1/1
Reserved
AG25
AH25
AH28
URSA_OPT_0
OPT
AJ27
R13202
33
AJ29
+3.3V_NORMAL
AF27
AG28
OPT
R1936
AH27
10K
R1935 33
AG27
3D_EN
R1934 33
AG26
L_DIM_EN
R1937
10K
OPT
AF28
R13203
33
AG23
+3.3V_NORMAL
DIM0
AG20
DIM1
OPT
AH23
R13204
DIM2
10K
AH20
AG21
URSA_OPT_1
R13205
AH22
10K
URSA_BIT0
AG22
URSA_BIT1
AH21
URSA_BIT2
A3
B3
A2
C3
Not Used Net (UB98/D9)
B2
RXASCL_URSA9
B1
RXASDA_URSA9
C2
RXBSCL_URSA9
RXBSDA_URSA9
C1
AG4
AG5
HDMI OUTPUT_1 DDC to URSA9
AH4
RXASCL_URSA9
AH5
RXASDA_URSA9
AH6
AJ4
AJ5
AJ6
AH16
Data_Format_1
AG16
Data_Format_0
HDMI OUTPUT_0 DDC to URSA9
Y5
RXBSCL_URSA9
Y4
RXBSDA_URSA9
AB4
AB5
For DFT JIG
OPT
AG17
R13207
33
R13206
R13209
100K
100K
OPT
AH17
R13208
33
AG18
10K
R13201
URSA_RX_Vx1_HTPDn
AJ20
R13200
10K
URSA_RX_Vx1_HTPDn
AH18
URSA9_Vx1_RX_HTPD_GPIO
URSA9_CONNECT
AG19
URSA_LOCK_O
AH19
URSA_LOCK_V
AJ21
Not Used Net (UB85/95/UC89)
FLASH_WP_URSA
URSA9_CONNECT
URSA_LOCK_O
URSA_LOCK_V
BSD-14Y-UD-132-HD
2013.12.17
LGE Internal Use Only

Advertisement

Table of Contents
loading

This manual is also suitable for:

49ub8500

Table of Contents