ASROCK H310M-G/M.2 User Manual page 53

Hide thumbs Also See for H310M-G/M.2:
Table of Contents

Advertisement

RAS to RAS Delay (tRRD_L)
he number of clocks between two rows activated in diferent banks of the same
rank.
RAS to RAS Delay (tRRD_S)
he number of clocks between two rows activated in diferent banks of the same
rank.
Write to Read Delay (tWTR_L)
he number of clocks between the last valid write operation and the next read command to
the same internal bank.
Write to Read Delay (tWTR_S)
he number of clocks between the last valid write operation and the next read command to
the same internal bank.
Read to Precharge (tRTP)
he number of clocks that are inserted between a read command to a row pre-
charge command to the same rank.
Four Activate Window (tFAW)
he time window in which four activates are allowed the same rank.
CAS Write Latency (tCWL)
Conigure CAS Write Latency.
Third Timing
tREFI
Conigure refresh cycles at an average periodic interval.
tCKE
Conigure the period of time the DDR4 initiates a minimum of one refresh
command internally once it enters Self-Refresh mode.
Turn Around Timing
tRDRD_sg
Conigure between module read to read delay.
48

Advertisement

Table of Contents
loading

Table of Contents