Timing Of Host Interface (Dma Multi) - Toshiba SR-C8002 Product Specification

Cd-r/cd-rw drive
Table of Contents

Advertisement

6.2.3.Timing of Host Interface (DMA Multi)

Figure 10 shows the Host Interface DMA multi word Timings
DMARQ
DMACK-*1
DIOR-/DIOW-*1
Read
DD0-15
Write
DD0-15
*1: In all timing diagrams, the low line indicator negated, and the upper line
indicators asserted.
Multi word DMA
timing parameters min(ns) max(ns)
Cycle time
t0
DMACK to DMREQ delay
tC
DIOR-/DIOW-16-bit
tD
DIOR- data access
tE
DIOR- data hold
tF
DMACK- to tristate
tZ
DIOR/DIOW- data setup
tG
DIOW- data hold
tH
DMACK to DIOR-/DIOW- setup
tI
DIOR-/DIOW- to DMACK hold
tJ
DIOR- negated pulse width
tKr
DIOW- negated pulse width
tKw
DIOR- to DMREQ delay
tLr
DIOR- to DMREQ delay
tLw
tD
tI
tE
tG
Figure 10 Host Interface Timing (Multi Word DMA Mode 2)
t0
tK
tF
tH
Min time
(ns)
120
70
5
20
10
0
5
25
25
15/24
tL
tJ
Max time
(ns)
---
---
25
35
35
SR-C8002 Rev.1.0
tZ

Advertisement

Table of Contents
loading

Table of Contents