Interrupt Controller; Ebus Interface And Controller; Fast I/O Subsystem; Scsi Controller - Tadpole SPARCbook 3 series Reference Manual

Hide thumbs Also See for SPARCbook 3 series:
Table of Contents

Advertisement

1.7.3

Interrupt Controller

1.7.4

EBus Interface and Controller

1.8

Fast I/O Subsystem

1.8.1

SCSI Controller

Architecture Overview
1-10
The interrupt controller co-ordinates all on-board interrupt functions. These
include all internal sources and a number of signals from elsewhere within
the system. The microSPARC II uses a 4-bit priority encoded interrupt
mechanism. The SLAVIO provides control and priority encoding for all of
the system interrupt sources. For more information about the SPARCbook
3 interrupts system, see Section 3.2, "Interrupts", on page 3-5.
The SLAVIO provides an 8-bit bus called the EBus for a number of slower
auxiliary devices. The EBus interface of the SLAVIO supports the Boot
ROM; the real time clock and SRAM; and the system clock control port.
This is illustrated in Figure 1-5.
The Fast I/O Subsystem includes the SCSI, parallel and network interfaces.
These are controlled by the NCR89C105 MACIO. This device is a custom
ASIC designed to be operated with the NCR89C100 SLAVIO as a
two-chip set. The key features of the MACIO include:
53C90 style SCSI controller (Emulex FAS100A compatible)
7990 style Ethernet controller
Parallel port interface
Dual 64 byte FIFOs
IEEE-1496 SBus DMA controller
This section describes each of these features.
The SCSI controller provides a 10Mbyte/sec 8-bit interface able to support
up to eight SCSI devices. The SPARCbook 3 counts as one device, and the
hard disk counts as a second, making it possible to add six external devices.
The SPARCbook 3 is fitted with a 50-pin high density SCSI-2 connector.
For more information, refer to Chapter 5, "SCSI Controller". For
information about the connections, refer to Appendix B, "Connector
Information".
Fast I/O Subsystem

Advertisement

Table of Contents
loading

Table of Contents