Satellite Terminal System
Summary of Specifications
2.1.3
Internal Data Interface
The individual RF uplink and downlink subassemblies, along with the separate SSPA,
contains a separate microprocessor that will individually monitor and control each
subassembly and communicate via a high-speed serial data bus with the central M&C
subassembly. The communications provides control parameters, status monitoring, and
fault reporting. Specification for the internal data bus are listed in Table 2-6.
2.2
Size and Weight Specifications
Unit
Converter
2W SSPA
4W SSPA
Table 2-6. Internal Data Interface Specifications
Internal Data Interface Specification
Signaling Type
Baud Rate
Data Structure:
11 Data Bits:
1 Start Bit
1 Stop Bit
8 Data Bits
or 9 Data Bits
Table 2-7. Size and Weight Specifications
21.75L x 8.25W x 8.0H inches
(54.48L x 20.95W x 20.3H cm)
12.95L x 6.0W x 3.9H inches
(32.89L x 15.24W x 9.9H cm)
12.95L x 6.0W x 3.9H inches
(32.89L x 15.24W x 9.9H cm)
Balanced Multipoint EIA-485, 2-wire
83333 bps
= 1 when previous 8 bits represents a slave address; = 0
otherwise
Size
2–6
Revision 2
MN/KST2000L.IOM
Weight
30 lbs (13.6 kg)
7 lbs (3.17 kg)
7 lbs (3.17 kg)