HP Kayak XU800 Technical Reference Manual page 40

Pc workstation
Hide thumbs Also See for Kayak XU800:
Table of Contents

Advertisement

2 System Board
Memory Controller Hub (8240)
The following table shows the number of Rambus devices and memory
technology available on a memory module.
Number of devices
per RIMM
4
8
16
MCH also provides optional data integrity features including ECC in the
memory array. During DRAM writes, ECC is generated on a QWord (64 bit)
basis. During DRAM reads, the MCH supports multiple-bit error detection
and single-bit error correction when the ECC mode is enabled.
MCH will scrub single bit errors by writing the corrected value back into
DRAM for all reads when hardware scrubbing is enabled. This, however does
not include reads launched in order to satisfy an AGP transaction.
Dual Rambus Bus
The Dual Rambus bus is comprised of 16 x 2 bits of data information, and
8 bits of Error Correcting Code (ECC). The bus is connected to the Memory
Expansion Card Connector and to the MCH chip supporting two Dual
Rambus channels (A and B).
Both channels run at 300 or 400 MHz supporting up to 32 rambus devices
per channel (individual chips) or one MRH-S (Memory Repeater Hub) per
channel for DIMM sockets. The maximum available data bandwidth is
3.2 GB/s at 400 MHz.
The configuration of both primary rambus channels must be symmetrical.
That is to say, whatever the configuration on channel A, the same must be
on channel B.
40
Memory Technology (number of Megabits)
64 Mbits
128 Mbits
N/A
64 MB module
N/A
128 MB module
128 MB module
256 MB module
256 Mbits
128 MB module
256 MB module
512 MB module

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents