Samsung SP0401N Product Manual page 4

Spinpoint p80 series
Hide thumbs Also See for SP0401N:
Table of Contents

Advertisement

5.2.3
Read/Write IC .......................................................................................................................... 31
5.2.3.1
Time Base Generator...................................................................................................................................32
5.2.3.2
Automatic Gain Control..............................................................................................................................32
5.2.3.3
Asymmetry Correction Circuitry (ASC)....................................................................................................32
5.2.3.4
Analog Anti-Aliasing Low Pass Filter.......................................................................................................32
5.2.3.5
Analog to Digital Converter (ADC) and FIR ............................................................................................32
5.3
5.4
5.4.1
The Read Channel .................................................................................................................... 34
5.4.2
The Write Channel ................................................................................................................... 35
5.5
5.5.1
Read Caching........................................................................................................................... 35
5.5.2
Write Caching .......................................................................................................................... 36
5.5.3
Defect Management ................................................................................................................. 37
5.5.4
Automatic Defect Allocation .................................................................................................... 37
5.5.5
Multi-burst ECC Correction .................................................................................................... 37
5.5.6
SMART ..................................................................................................................................... 37
AT INTERFACE AND ATA COMMANDS.................................................................... 38
6.1
6.2
6.2.1
Signal Conventions................................................................................................................... 38
6.2.2
Signal Summary ....................................................................................................................... 38
6.2.3
Signal Descriptions .................................................................................................................. 39
6.2.3.1
CS1FX- (Drive Chip Select 0)....................................................................................................................39
6.2.3.2
CS3FX- (Drive Chip Select 1)....................................................................................................................39
6.2.3.3
DA0-2 (Drive Address Bus) .......................................................................................................................39
6.2.3.4
DASP- (Drive Active/Slave Present) .........................................................................................................39
6.2.3.5
DD0-DD15 (Drive Data Bus).....................................................................................................................39
6.2.3.6
DIOR- (Drive I/O Read) .............................................................................................................................39
6.2.3.7
DIOW- (Drive I/O Write) ...........................................................................................................................39
6.2.3.8
DMACK- (DMA Acknowledge)................................................................................................................40
6.2.3.9
DMARQ (DMA Request)...........................................................................................................................40
6.2.3.10
INTRQ (Drive Interrupt)........................................................................................................................40
6.2.3.11
IOCS16- (Drive 16-bit I/O)....................................................................................................................40
6.2.3.12
IORDY (I/O Channel Ready) ................................................................................................................41
6.2.3.13
PDIAG- (Passed Diagnostics)................................................................................................................41
6.2.3.14
RESET- (Drive Reset)............................................................................................................................41
6.3
6.3.1
General..................................................................................................................................... 45
6.3.1.1
Bit Conventions ...........................................................................................................................................45
6.3.1.2
Environment ................................................................................................................................................45
6.3.2
I/O Register - Address.............................................................................................................. 47
6.3.3
Control Block Register Descriptions........................................................................................ 48
6.3.3.1
Alternate Status Register (3F6h) ................................................................................................................48
6.3.3.2
Drive Address Register (3F7h)...................................................................................................................48
6.3.3.3
Device Control Register (3F6h) .................................................................................................................48
6.3.4
Command Block Register Descriptions.................................................................................... 49
6.3.4.1
Data Register (1F0h) ...................................................................................................................................49
6.3.4.2
Features Register (1F1h).............................................................................................................................49
6.3.4.3
Sector Number Register (1F3h)..................................................................................................................49
6.3.4.4
Error Register (1F1h) ..................................................................................................................................49
6.3.4.5
Sector Count Register (1F2h) .....................................................................................................................50
6.3.4.6
Cylinder High Register (1F5h)...................................................................................................................50
6.3.4.7
Cylinder Low Register (1F4h)....................................................................................................................50
6.3.4.8
Command Register (1F7h)..........................................................................................................................50
6.3.4.9
Drive/Head Register (1F6h) .......................................................................................................................50
6.3.4.10
Status Register (1F7h) ............................................................................................................................51
6.4
6.4.1
Check Power Mode (98h, E5h) ................................................................................................ 55
6.4.2
Download Micro Code (92h) ................................................................................................... 55
6.4.3
Device Configuration Overlay (B1h) ....................................................................................... 55
................................................................................................................................ 34
..................................................................................................... 34
.................................................................................................................... 35
................................................................................................................................ 38
..................................................................................................................... 38
...................................................................................................................... 45
...................................................................................... 52
SpinPoint P80 Product Manual Rev. 01
ii

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

Sp1203nSp1604nSp0802n

Table of Contents