Yamaha PF-1000 Service Manual page 30

Electronic piano
Hide thumbs Also See for PF-1000:
Table of Contents

Advertisement

PF-1000
S1D13305F00B100 (XQ595A00) LCDC (LCD Controller)
PIN
NAME
I/O
NO.
1
VA5
O
2
VA4
O
3
VA3
O
VRAM address bus
4
VA2
O
5
VA1
O
6
VA0
O
7
/VWR
O
VRAM read/write
8
/VCE
O
Memory control
9
/VRD
-
Not used
10
/RES
I
Initial clear
11
NC
-
Not used
12
NC
-
Not used
13
/RD
I
Read strobe
14
/WR
I
Write strobe
15
SEL2
I
Bus select
16
SEL1
I
Bus select
17
OSC1
I
Clock
18
OSC2
O
Clock
19
/CS
I
Chip select
20
A0
I
Data mode select
21
Vdd
-
Power supply
22
D0
I/O
23
D1
I/O
24
D2
I/O
25
D3
I/O
Data bus
26
D4
I/O
27
D5
I/O
28
D6
I/O
29
D7
I/O
30
XD3
O
Data bus output for 4 bit dot
AD1854JRSRL (XY782A00) DAC (Digital to Analog Converter)
PIN
NAME
I/O
NO.
1
DGND
I
Digital Ground
2
MCLK
I
Master Clock Input. Connect to an external
clock source at either 256, 384 or 512 Fs.
3
CLATCH
I
Latch input for control data. This input is
rising-edge sensitive.
4
CCLK
I
Control clock input for control data. Control
input data must be valid on the rising edge of
CCLK. CCLK may be continuous or gated.
5
CDATA
I
Serial control input, MSB first, containing 16 bits
o f u n s i g n e d d a t a p e r c h a n n e l . U s e d f o r
specifying channel-specific attenuation and mute.
6
384//256
I
Selects the master clock mode as either 384
times the intended sample frequency (HI) or
256 times the intended sample frequency (LO).
The state of this input should be hardwired to
logic HI or logic LO, or may be changed while
the AD1854 is in power-down/reset. It must not
be changed while the AD1854 is operational.
7
X2MCLK
I
Selects internal clock doubler (LO) or
internal clock = MCLK (HI).
8
ZEROR
O
Right Channel Zero Flag Output. This pin
goes HI when Right Channel has no signal
input for more than 1024 LR Clock Cycles.
9
DEEMP
I
De-Emphasis. Digital de-emphasis is
enabled when this input signal is HI. This is
used to impose a 50 µs/15 µs response
characteristic on the output audio spectrum
at an assumed 44.1 kHz sample rate.
10
96//48
I
Selects 48 kHz (LO) or 96 kHz Sample
Frequency Control.
11
AGND
I
Analog Ground
12
OUTR+
O
Right Channel Positive line level analog output.
13
OUTR-
O
Right Channel Negative line level analog output.
14
FILTR
O
Voltage Reference Filter Capacitor Connection.
Bypass and decouple the voltage reference
with parallel 10 µF and 0.1 µF capacitors to the
AGND.
30
FUNCTION
FUNCTION
PIN
NAME
I/O
NO.
31
XD2
O
32
XD1
O
Data bus output for 4 bit dot
33
XD0
O
34
XECL
O
S driver enable, chain clock
35
XSCL
O
Data bus shift clock
36
Vss
-
Ground
37
LP
O
X driver latch pulse
38
WF
O
Frame signal for X/Y driver
39
YDIS
O
Power down signal for displaying off mode
40
YD
O
Scan start signal
41
YSCL
O
Scan shift clock
42
VD7
I/O
43
VD6
I/O
44
VD5
I/O
45
VD4
I/O
VRAM data bus
46
VD3
I/O
47
VD2
I/O
48
VD1
I/O
49
VD0
I/O
50
VA15
O
51
VA14
O
52
VA13
O
53
VA12
O
54
VA11
O
VRAM address bus
55
VA10
O
56
VA9
O
57
VA8
O
58
VA7
O
59
VA6
O
60
NC
-
Not used
PIN
NAME
I/O
NO.
15
AGND
I
Analog Ground
16
OUTL-
O
Left Channel Negative line level analog
output.
17
OUTL+
O
Left Channel Positive line level analog
output.
18
AVDD
I
Analog Power Supply. Connect to analog 5
V supply.
Filter Capacitor connection, connect 10 µF
19
FILTB
O
capacitor to AGND.
20
IDPM1
I
Input serial data port mode control one.
With IDPM0, defines one of four serial
modes.
21
IDPM0
I
Input serial data port mode control zero.
With IDPM1, defines one of four serial
modes.
22
ZEROL
O
Left Channel Zero Flag Output. This pin
goes HI when Left Channel has no signal
input for more than 1024 LR Clock Cycles.
23
MUTE
I
Mute. Assert HI to mute both stereo analog
outputs. Deassert LO for normal operation.
24
/PD//RST
I
/Power-Down//Reset. The AD1854 is
placed in a low power consumption mode
when this pin is held LO. The AD1854 is
reset on the rising edge of this signal. The
serial control port registers are reset to the
default values. Connect HI for normal
operation.
25
L//RCLK
I
Left//Right clock input for input data. Must
run continuously.
26
BCLK
I
Bit clock input for input data. Need not run
continuously; may be gated or used in a
burst fashion.
27
SDATA
I
Serial input, MSB first, containing two
channels of 16, 18, 20, and 24 bits of twos
complement data per channel.
28
DVDD
I
Digital Power Supply Connect to digital 5 V
supply.
DM: IC008
FUNCTION
DM: IC027
FUNCTION

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents