Chipset - Asus P4G800-V User Manual

P4g800-v user's manual english version e1352b
Hide thumbs Also See for P4G800-V:
Table of Contents

Advertisement

2.4.2 Chipset

The Chipset menu items allow you to change the advanced chipset settings. Select
an item then press Enter to display the sub-menu.
Advanced Chipset settings
WARNING: Setting wrong values in the sections below
may cause system to malfunction.
Configure DRAM Timing by SPD
Graphic Adapter Priority
Onboard Video Memory
Graphics Aperture Size
Spread Spectrum
Boot Display Device
Flat Panel Type
TV Standard
MPS Revision
Configure DRAM Timing by SPD [Enabled]
When this item is enabled, the DRAM timing parameters are set according to the
DRAM SPD (Serial Presence Detect). When disabled, you can manually set the
DRAM timing parameters through the DRAM sub-items. Configuration options:
[Disabled] [Enabled]
The following sub-items appear when the item Configure DRAM Timing by
SPD is set to Disabled.
DRAM CAS# Latency [2.5 Clocks]
This item controls the latency between the SDRAM read command and the
time the data actually becomes available. Configuration options: [2.0 Clocks]
[2.5 Clocks] [3.0 Clocks]
DRAM RAS# Precharge [4 Clocks]
This item controls the idle clocks after issuing a precharge command to the
DDR SDRAM. Configuration options: [4 Clocks] [3 Clocks]
[2 Clocks]
DRAM RAS# to CAS# Delay [4 Clocks]
This item controls the latency between the DDR SDRAM active command and
the read/write command. Configuration options:
[4 Clocks] [3 Clocks] [2 Clocks]
2-14
[Enabled]
[AGP/Int. VGA]
[Enabled, 8MB]
[ 64 MB]
[Enabled]
[Auto]
[640x480 LVDS]
[Auto]
[1.4]
Chapter 2: BIOS information
Set the CPU external
frequency for next
boot.
Select Screen
Select Item
+-
Change Option
F1
General Help
F10
Save and Exit
ESC
Exit

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents