Sony BKM-301HD Service Manual page 24

Hd sdi input adaptor
Hide thumbs Also See for BKM-301HD:
Table of Contents

Advertisement

The 74.25 MHz clock for the Y signal frequency converted
by IC102 is output from pin `⁄‹› . The 37.2 MHz clock for P
B
is connected to D/A from pin `⁄›› .
and P
R
IC104 is the D/A for the Y signal. Y signals subjected to D/A
are output from pin @¢. The output level is adjusted by RV101.
IC106 is the D/A for the P
and P
signals. P
and P
signals
B
R
B
R
subjected to D/A are output from pins ^º and %™. The output
level of P
and P
is adjusted by RV103 and RV102.
B
R
The Y signal output from IC104 is passed through the low
path filter (FL101), amplified by Q104 and Q105, and con-
nected to the delay line (DL101). After this, they are once
again amplified by Q108 and Q109, and output via the buffer
(Q110). The P
and P
signals subjected to D/A at IC106 are
B
R
passed through the low pass filter (FL102, and 103), ampli-
fied by Q122, Q123, Q117, and Q118, passed through the
buffer (Q124, Q119), and output.
The H SYNC and V SYNC generated at IC102 are passed
through the filter and buffer (Q111 to Q114) and output.
3-2

Advertisement

Table of Contents
loading

Table of Contents