Denon AVR-2312 Service Manual page 184

Integrated network av receiver
Hide thumbs Also See for AVR-2312:
Table of Contents

Advertisement

1.2 PIN DESCRIPTION
H27U1G8F2BTR-BC Pin Function
Pin Name
DATA INPUTS/OUTPUTS
The IO pins allow to input command, address and data and to output data during read / program
IO0 ~ IO7
operations. The inputs are latched on the rising edge of Write Enable (WE). The I/O buffer float to
High-Z when the device is deselected or the outputs are disabled.
COMMAND LATCH ENABLE
CLE
This input activates the latching of the IO inputs inside the Command Register on the Rising edge of
Write Enable (WE).
ADDRESS LATCH ENABLE
ALE
This input activates the latching of the IO inputs inside the Address Register on the Rising edge of
Write Enable (WE).
CHIP ENABLE
CE
This input controls the selection of the device.
WRITE ENABLE
WE
This input acts as clock to latch Command, Address and Data. The IO inputs are latched on the rise
edge of WE.
READ ENABLE
The RE input is the serial data-out control, and when active drives the data onto the I/O bus. Data is
RE
valid tREA after the falling edge of RE which also increments the internal column address counter by
one.
WRITE PROTECT
WP
The WP pin, when Low, provides an Hardware protection against undesired modify (program / erase)
operations.
READY BUSY
R/B
The Ready/Busy output is an Open Drain pin that signals the state of the memory.
SUPPLY VOLTAGE
Vcc
The Vcc supplies the power for all the operations (Read, Write, Erase).
Vss
GROUND
NC
NO CONNECTION
H27U1G8F2BTR-BC Block Diagram
NOTE :
A27 ~ A0
1. A 0.1uF capacitor should be connected between the Vcc Supply Voltage pin and the Vss Ground pin to decouple the
current surges from the power supply. The PCB track widths must be sufficient to carry the currents required during
REGISTER/
program and erase operations.
COUNTER
CONTROLLER
HV GENERATION
ALE
CLE
WE
CE
COMMAND
Rev 1.1 / Sep. 2009
INTERFACE
WP
RE
COMMAND
REGISTER
REGISTER
Table 2 : Pin Description
ADDRESS
PROGRAM
ERASE
LOGIC
DATA
Figure 4 : Block Diagram
Description
1 Gbit (128 M x 8 bit) NAND Flash
1024 Mbit + 32 Mbit
NAND Flash
MEMORY ARRAY
PAGE BUFFER
Y DECODER
BUFFERS
IO
184
H27U1G8F2B Series
X
D
E
C
O
D
E
R
6
1

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

Avr-2312ci

Table of Contents