Advanced Chipset Features
This Setup menu controls the configuration of the chipset.
DRAM Timing Selectable
CAS Latency Time
DRAM RAS# to CAS# Delay
DRAM RAS# Precharge
Precharge delay (tRAS)
System Memory Frequency
SLP_S4# Assertion Width
System BIOS Cacheable
Video BIOS Cacheable
Memory Hole at 15M-16M
PCI Express Root Port Func
** On-Chip VGA Setting **
PEG/On Chip VGA Control
On-Chip Frame Buffer Size
DVMT Mode
DVMT/FIXED memory Size
SDVO LVDS Protocol
SDVO Panel Number
Boot Display
DRAM Timing Selectable
This option refers to the method by which the DRAM timing is selected.
The default is By SPD.
CAS Latency Time
You can configure CAS latency time in HCLKs as 2 or 2.5 or 3. The
system board designer should set the values in this field, depending on
the DRAM installed. Do not change the values in this field unless you
change specifications of the installed DRAM or the installed CPU.
DRAM RAS# to CAS# Delay
This option allows you to insert a delay between the RAS (Row Address
Strobe) and CAS (Column Address Strobe) signals. This delay occurs
when the SDRAM is written to, read from or refreshed. Reducing the
delay improves the performance of the SDRAM.
32
Phoenix - AwardBIOS CMOS Setup Utility
Advanced Chipset Features
By SPD
Auto
Auto
Auto
Auto
Auto
4 to 5 Sec
Enabled
Disabled
Disabled
Press Enter
Auto
8MB
DVMT
128MB
1 ch 18 bit
1024 x 768
CRT
2808120 User's Manual
ITEM HELP
Menu Level >