Download Print this page

LG 50PM4700 Service Manual page 16

Hide thumbs Also See for 50PM4700:

Advertisement

IC401
H5TQ2G63BFR-PBC
A_RVREF4
ARA[0-13]
ARA[0]
M8
HYNIX
N3
VREFCA
A0
ARA[1]
P7
A1
A_RVREF1
ARA[2]
P3
A2
ARA[3]
H1
N2
VREFDQ
A3
ARA[4]
P8
1%
A4
ARA[5]
P2
A5
R409
240
ARA[6]
L8
R8
ZQ
A6
ARA[7]
R2
+1.5V_DDR
A7
ARA[8]
T8
A8
ARA[9]
B2
R3
VDD_1
A9
ARA[10]
D9
L7
VDD_2
A10/AP
ARA[11]
G7
R7
VDD_3
A11
ARA[12]
K2
N7
VDD_4
A12/BC
ARA[13]
K8
T3
VDD_5
A13
N1
VDD_6
N9
M7
VDD_7
A15
R1
VDD_8
R9
M2
ARBA0
VDD_9
BA0
N8
BA1
ARBA1
M3
ARBA2
BA2
A1
VDDQ_1
A8
J7
R421
VDDQ_2
CK
C1
K7
100
5%
VDDQ_3
CK
C9
K9
VDDQ_4
CKE
ARCKE
D2
VDDQ_5
E9
L2
VDDQ_6
CS
/ARCS
F1
K1
ARODT
VDDQ_7
ODT
H2
J3
VDDQ_8
RAS
/ARRAS
H9
K3
/ARCAS
VDDQ_9
CAS
L3
WE
/ARWE
J1
NC_1
J9
T2
NC_2
RESET
ARREST
L1
NC_3
L9
NC_4
T7
F3
ARA[14]
NC_6
DQSL
ARDQS0
G3
DQSL
/ARDQS0
A9
C7
VSS_1
DQSU
ARDQS1
B3
B7
VSS_2
DQSU
/ARDQS1
E1
VSS_3
G8
E7
VSS_4
DML
ARDQM0
J2
D3
ARDQM1
VSS_5
DMU
J8
VSS_6
M1
E3
VSS_7
DQL0
M9
F7
VSS_8
DQL1
P1
F2
VSS_9
DQL2
P9
F8
VSS_10
DQL3
T1
H3
VSS_11
DQL4
T9
H8
VSS_12
DQL5
G2
DQL6
H7
DQL7
B1
VSSQ_1
B9
D7
VSSQ_2
DQU0
D1
C3
VSSQ_3
DQU1
D8
C8
VSSQ_4
DQU2
E2
C2
VSSQ_5
DQU3
E8
A7
VSSQ_6
DQU4
F9
A2
VSSQ_7
DQU5
G1
B8
VSSQ_8
DQU6
G9
A3
VSSQ_9
DQU7
IC400
H5TQ2G63BFR-PBC
B_RVREF6
BRA[0-13]
B_RVREF5
M8
HYNIX
N3
BRA[0]
VREFCA
A0
BRA[1]
P7
A1
P3
BRA[2]
A2
BRA[3]
H1
N2
VREFDQ
A3
P8
BRA[4]
A4
BRA[5]
1%
P2
A5
R408
240
L8
R8
BRA[6]
ZQ
A6
BRA[7]
R2
+1.5V_DDR
A7
T8
BRA[8]
A8
BRA[9]
B2
R3
VDD_1
A9
D9
L7
BRA[10]
VDD_2
A10/AP
G7
R7
BRA[11]
VDD_3
A11
K2
N7
BRA[12]
VDD_4
A12/BC
K8
T3
BRA[13]
VDD_5
A13
N1
VDD_6
N9
M7
VDD_7
A15
R1
VDD_8
R9
M2
BRBA0
VDD_9
BA0
N8
BA1
BRBA1
M3
BRBA2
BA2
A1
VDDQ_1
A8
J7
R422
VDDQ_2
CK
100
C1
K7
VDDQ_3
CK
5%
C9
K9
BRCKE
VDDQ_4
CKE
D2
VDDQ_5
E9
L2
VDDQ_6
CS
/BRCS
F1
K1
VDDQ_7
ODT
BRODT
H2
J3
VDDQ_8
RAS
/BRRAS
H9
K3
VDDQ_9
CAS
/BRCAS
L3
WE
/BRWE
J1
NC_1
J9
T2
NC_2
RESET
BRREST
L1
NC_3
L9
NC_4
T7
F3
BRA[14]
BRDQS0
NC_6
DQSL
G3
DQSL
/BRDQS0
A9
C7
VSS_1
DQSU
BRDQS1
B3
B7
VSS_2
DQSU
/BRDQS1
E1
VSS_3
G8
E7
VSS_4
DML
BRDQM0
J2
D3
BRDQM1
VSS_5
DMU
J8
VSS_6
M1
E3
VSS_7
DQL0
M9
F7
VSS_8
DQL1
P1
F2
VSS_9
DQL2
P9
F8
VSS_10
DQL3
T1
H3
VSS_11
DQL4
T9
H8
VSS_12
DQL5
G2
DQL6
H7
DQL7
B1
VSSQ_1
B9
D7
VSSQ_2
DQU0
D1
C3
VSSQ_3
DQU1
D8
C8
VSSQ_4
DQU2
E2
C2
VSSQ_5
DQU3
E8
A7
VSSQ_6
DQU4
F9
A2
VSSQ_7
DQU5
G1
B8
VSSQ_8
DQU6
G9
A3
VSSQ_9
DQU7
THE
SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS
ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE
SYMBOL MARK OF THE SCHEMETIC.
Copyright © 2012 LG Electronics Inc. All rights reserved.
Only for training and service purposes
+1.5V_DDR
ARA[0-13]
A_RVREF1
C402
R400
ARA[0]
0.01uF
N3
1K
1%
ARA[1]
P7
ARA[2]
P3
ARA[3]
N2
R401
1K
C403
ARA[4]
P8
1%
0.01uF
ARA[5]
P2
ARA[6]
R8
ARA[7]
R2
+1.5V_DDR
ARA[8]
T8
ARA[9]
R3
ARA[10]
L7
A_RVREF4
C404
ARA[11]
R7
R402
0.01uF
1K
ARA[12]
N7
1%
ARA[13]
T3
R403
M7
1K
C405
1%
0.01uF
M2
ARBA0
N8
ARBA1
ARCLK1
M3
ARBA2
ARCLK0
J7
R420
100
K7
5%
K9
ARCKE
/ARCLK0
/ARCLK1
L2
+1.5V_DDR
/ARCS
K1
ARODT
J3
/ARRAS
A_RVREF2
C461
K3
/ARCAS
R432
0.01uF
L3
1K
/ARWE
1%
T2
ARREST
R433
1K
C462
1%
0.01uF
F3
ARDQS2
G3
/ARDQS2
C7
+1.5V_DDR
ARDQS3
B7
/ARDQS3
A_RVREF3
E7
C459
ARDQM2
R430
0.01uF
D3
1K
ARDQM3
1%
ARDQ[16-23]
ARDQ[0-7]
ARDQ[16]
E3
ARDQ[17]
F7
R431
ARDQ[18]
1K
C460
F2
1%
0.01uF
ARDQ[19]
F8
ARDQ[20]
H3
ARDQ[21]
H8
ARDQ[22]
G2
ARDQ[23]
H7
ARDQ[24-31]
ARDQ[8-15]
ARDQ[24]
D7
ARDQ[25]
C3
ARDQ[26]
C8
ARDQ[27]
C2
ARDQ[28]
A7
ARDQ[29]
A2
ARDQ[30]
B8
ARDQ[31]
A3
+1.5V_DDR
BRA[0-13]
B_RVREF5
C408
R404
0.01uF
1K
1%
BRA[0]
N3
BRA[1]
P7
BRA[2]
R405
P3
1K
C409
1%
BRA[3]
N2
0.01uF
BRA[4]
P8
BRA[5]
P2
BRA[6]
R8
+1.5V_DDR
BRA[7]
R2
BRA[8]
T8
BRA[9]
R3
B_RVREF6
C410
BRA[10]
L7
R406
0.01uF
1K
BRA[11]
1%
R7
BRA[12]
N7
BRA[13]
T3
R407
1K
C411
1%
0.01uF
M7
M2
BRBA0
N8
BRBA1
BRCLK0
M3
BRBA2
BRCLK1
J7
R423
100
K7
5%
K9
BRCKE
/BRCLK0
/BRCLK1
L2
/BRCS
K1
BRODT
J3
/BRRAS
K3
/BRCAS
L3
+1.5V_DDR
/BRWE
T2
BRREST
B_RVREF7
C457
R428
0.01uF
1K
1%
F3
BRDQS2
G3
/BRDQS2
R429
1K
C458
1%
C7
0.01uF
BRDQS3
B7
/BRDQS3
E7
BRDQM2
D3
BRDQ[0-7]
+1.5V_DDR
BRDQM3
BRDQ[16-23]
BRDQ[16]
E3
B_RVREF8
BRDQ[17]
C455
F7
R426
0.01uF
BRDQ[18]
F2
1K
1%
BRDQ[19]
F8
BRDQ[20]
H3
BRDQ[21]
R427
H8
1K
C456
BRDQ[22]
1%
G2
0.01uF
BRDQ[23]
H7
BRDQ[8-15]
BRDQ[24-31]
BRDQ[24]
D7
BRDQ[25]
C3
BRDQ[26]
C8
BRDQ[27]
C2
BRDQ[28]
A7
BRDQ[29]
A2
BRDQ[30]
B8
BRDQ[31]
A3
IC402
H5TQ2G63BFR-PBC
A_RVREF2
+1.5V_DDR
HYNIX
M8
A0
VREFCA
A1
C401
C407
C413
C415
A_RVREF3
0.1uF
0.1uF
1uF
1uF
A2
H1
A3
VREFDQ
A4
1%
240
A5
R424
L8
A6
ZQ
+1.5V_DDR
A7
A8
B2
A9
VDD_1
D9
+1.5V_DDR
A10/AP
VDD_2
G7
A11
VDD_3
K2
A12/BC
VDD_4
K8
A13
VDD_5
C400
C406
C412
C414
N1
0.1uF
0.1uF
0.1uF
0.1uF
VDD_6
N9
A15
VDD_7
R1
VDD_8
R9
BA0
VDD_9
BA1
BA2
A1
VDDQ_1
A8
CK
VDDQ_2
C1
CK
VDDQ_3
C9
CKE
VDDQ_4
D2
VDDQ_5
E9
CS
VDDQ_6
F1
ODT
VDDQ_7
H2
RAS
VDDQ_8
H9
CAS
VDDQ_9
WE
J1
NC_1
J9
RESET
NC_2
L1
NC_3
L9
NC_4
T7
DQSL
NC_6
ARA[14]
DQSL
A9
DQSU
VSS_1
B3
DQSU
VSS_2
E1
VSS_3
G8
DML
VSS_4
J2
DMU
VSS_5
J8
VSS_6
M1
DQL0
VSS_7
M9
DQL1
VSS_8
P1
DQL2
VSS_9
P9
DQL3
VSS_10
T1
DQL4
VSS_11
T9
DQL5
VSS_12
DQL6
DQL7
B1
VSSQ_1
B9
IC400-*1
K4B2G1646C-HCK0
DQU0
VSSQ_2
D1
SS
SS
N3
M8
N3
A0
VREFCA
DQU1
VSSQ_3
P7
A1
P7
P3
P3
D8
N2
A2
H1
N2
A3
VREFDQ
DQU2
VSSQ_4
P8
A4
P8
P2
P2
E2
R8
A5
L8
R8
A6
ZQ
R2
A7
R2
DQU3
VSSQ_5
T8
T8
E8
R3
A8
B2
R3
A9
VDD_1
L7
A10/AP
VDD_2
D9
L7
DQU4
VSSQ_6
R7
G7
R7
N7
A11
VDD_3
K2
N7
F9
A12/BC
VDD_4
T3
A13
VDD_5
K8
T3
DQU5
VSSQ_7
N1
M7
VDD_6
N9
M7
G1
NC_5
VDD_7
VDD_8
R1
M2
R9
M2
DQU6
VSSQ_8
N8
BA0
VDD_9
N8
BA1
G9
M3
BA2
M3
A1
DQU7
VSSQ_9
J7
VDDQ_1
A8
J7
CK
VDDQ_2
K7
CK
VDDQ_3
C1
K7
K9
C9
K9
CKE
VDDQ_4
D2
VDDQ_5
L2
CS
VDDQ_6
E9
L2
K1
F1
K1
J3
ODT
VDDQ_7
H2
J3
RAS
VDDQ_8
K3
CAS
VDDQ_9
H9
K3
L3
L3
WE
J1
NC_1
T2
RESET
NC_2
J9
T2
L1
NC_3
L9
NC_4
F3
DQSL
NC_6
T7
F3
G3
G3
DQSL
C7
A9
C7
B7
DQSU
VSS_1
B3
B7
DQSU
VSS_2
E1
VSS_3
E7
G8
E7
D3
DML
VSS_4
J2
D3
DMU
VSS_5
J8
VSS_6
E3
M1
E3
F7
DQL0
VSS_7
M9
F7
F2
DQL1
VSS_8
P1
F2
DQL2
VSS_9
IC403
F8
P9
F8
H3
DQL3
VSS_10
T1
H3
H8
DQL4
VSS_11
T9
H8
DQL5
VSS_12
H5TQ2G63BFR-PBC
G2
G2
H7
DQL6
H7
B_RVREF8
DQL7
B1
VSSQ_1
D7
B9
D7
C3
DQU0
VSSQ_2
D1
C3
C8
DQU1
VSSQ_3
D8
C8
DQU2
VSSQ_4
C2
E2
C2
A7
DQU3
VSSQ_5
E8
A7
A2
DQU4
VSSQ_6
F9
A2
DQU5
VSSQ_7
B8
G1
B8
A3
DQU6
VSSQ_8
G9
A3
HYNIX
DQU7
VSSQ_9
M8
A0
VREFCA
B_RVREF7
A1
A2
H1
A3
VREFDQ
A4
1%
240
A5
R425
L8
A6
ZQ
+1.5V_DDR
A7
A8
B2
A9
VDD_1
D9
A10/AP
VDD_2
G7
A11
VDD_3
K2
A12/BC
VDD_4
K8
A13
VDD_5
N1
VDD_6
N9
+1.5V_DDR
A15
VDD_7
R1
VDD_8
R9
BA0
VDD_9
BA1
C467
C473
C475
C477
BA2
0.1uF
0.1uF
0.1uF
0.1uF
A1
VDDQ_1
A8
CK
VDDQ_2
C1
CK
VDDQ_3
C9
CKE
VDDQ_4
D2
VDDQ_5
+1.5V_DDR
E9
CS
VDDQ_6
F1
ODT
VDDQ_7
H2
RAS
VDDQ_8
H9
C468
C474
C476
C478
CAS
VDDQ_9
0.1uF
0.1uF
0.1uF
0.1uF
WE
J1
NC_1
J9
RESET
NC_2
L1
NC_3
L9
NC_4
T7
DQSL
NC_6
BRA[14]
DQSL
A9
DQSU
VSS_1
B3
DQSU
VSS_2
E1
VSS_3
G8
DML
VSS_4
J2
DMU
VSS_5
J8
VSS_6
M1
DQL0
VSS_7
M9
DQL1
VSS_8
P1
DQL2
VSS_9
P9
DQL3
VSS_10
T1
DQL4
VSS_11
T9
DQL5
VSS_12
DQL6
DQL7
B1
VSSQ_1
B9
DQU0
VSSQ_2
D1
DQU1
VSSQ_3
D8
DQU2
VSSQ_4
E2
DQU3
VSSQ_5
E8
DQU4
VSSQ_6
F9
DQU5
VSSQ_7
G1
DQU6
VSSQ_8
G9
DQU7
VSSQ_9
C417
C419
C423
C420
1uF
0.1uF
0.1uF
0.1uF
On the Main chip
RVREF_A
OPT
OPT
OPT
C416
C418
C421
C422
C424
0.1uF
0.1uF
0.1uF
0.1uF
0.1uF
RVREF_B
BOTTOM PCB FOR REWORKING
ARCKE
ARCLK1
/ARCLK1
ARCLK0
/ARCLK0
ARODT
/ARRAS
/ARCAS
/ARCS
/ARWE
ARREST
ARBA0
ARBA1
ARBA2
IC403-*1
K4B2G1646C-HCK0
IC401-*1
IC402-*1
K4B2G1646C-HCK0
K4B2G1646C-HCK0
SS
N3
M8
SS
P7
A0
VREFCA
M8
N3
M8
A1
A0
VREFCA
A0
VREFCA
P3
A2
A1
P7
A1
N2
H1
P3
P8
A3
VREFDQ
A2
H1
N2
A2
H1
A4
A3
VREFDQ
A3
VREFDQ
P2
A5
A4
P8
A4
R8
L8
P2
R2
A6
ZQ
A5
L8
R8
A5
L8
A7
A6
ZQ
A6
ZQ
T8
A8
A7
R2
A7
R3
B2
T8
L7
A9
VDD_1
D9
A8
B2
R3
A8
B2
A10/AP
VDD_2
A9
VDD_1
A9
VDD_1
R7
A11
VDD_3
G7
A10/AP
VDD_2
D9
L7
A10/AP
VDD_2
D9
N7
K2
G7
R7
G7
T3
A12/BC
VDD_4
K8
A11
VDD_3
K2
N7
A11
VDD_3
K2
A13
VDD_5
A12/BC
VDD_4
A12/BC
VDD_4
N1
A13
VDD_5
K8
T3
A13
VDD_5
K8
M7
VDD_6
N9
N1
N1
NC_5
VDD_7
R1
VDD_6
N9
M7
VDD_6
N9
VDD_8
ARA[0-14]
NC_5
VDD_7
NC_5
VDD_7
M2
R9
VDD_8
R1
VDD_8
R1
N8
BA0
VDD_9
R9
M2
R9
M3
BA1
BA0
VDD_9
N8
BA0
VDD_9
BA2
BA1
BA1
A1
BA2
M3
BA2
J7
VDDQ_1
A8
A1
A1
K7
CK
VDDQ_2
C1
VDDQ_1
A8
J7
VDDQ_1
A8
CK
VDDQ_3
RVREF_C
CK
VDDQ_2
CK
VDDQ_2
K9
C9
CK
VDDQ_3
C1
K7
CK
VDDQ_3
C1
CKE
VDDQ_4
D2
C9
K9
C9
L2
VDDQ_5
E9
CKE
VDDQ_4
D2
CKE
VDDQ_4
D2
CS
VDDQ_6
VDDQ_5
VDDQ_5
K1
F1
CS
VDDQ_6
E9
L2
CS
VDDQ_6
E9
J3
ODT
VDDQ_7
H2
RVREF_D
F1
K1
F1
K3
RAS
VDDQ_8
H9
ODT
VDDQ_7
H2
J3
ODT
VDDQ_7
H2
CAS
VDDQ_9
RAS
VDDQ_8
RAS
VDDQ_8
L3
CAS
VDDQ_9
H9
K3
CAS
VDDQ_9
H9
WE
J1
L3
T2
NC_1
J9
WE
J1
WE
J1
RESET
NC_2
NC_1
NC_1
L1
RESET
NC_2
J9
T2
RESET
NC_2
J9
NC_3
L9
L1
L1
F3
NC_4
NC_3
L9
NC_3
L9
DQSL
NC_6
T7
NC_4
NC_4
G3
DQSL
NC_6
T7
F3
DQSL
NC_6
T7
DQSL
G3
DQSL
DQSL
C7
DQSU
VSS_1
A9
B7
B3
A9
C7
A9
DQSU
VSS_2
E1
DQSU
VSS_1
B3
B7
DQSU
VSS_1
B3
VSS_3
DQSU
VSS_2
E1
DQSU
VSS_2
E1
E7
DML
VSS_4
G8
VSS_3
VSS_3
D3
J2
G8
E7
G8
DMU
VSS_5
J8
BRCLK0
DML
VSS_4
J2
D3
DML
VSS_4
J2
VSS_6
DMU
VSS_5
J8
DMU
VSS_5
J8
E3
DQL0
VSS_7
M1
VSS_6
VSS_6
F7
M9
M1
E3
M1
F2
DQL1
VSS_8
P1
/BRCLK0
DQL0
VSS_7
M9
F7
DQL0
VSS_7
M9
DQL2
VSS_9
DQL1
VSS_8
P1
F2
DQL1
VSS_8
P1
F8
DQL3
VSS_10
P9
DQL2
VSS_9
DQL2
VSS_9
H3
T1
P9
F8
P9
H8
DQL4
VSS_11
T9
DQL3
VSS_10
T1
H3
DQL3
VSS_10
T1
DQL5
VSS_12
DQL4
VSS_11
T9
H8
DQL4
VSS_11
T9
G2
DQL6
DQL5
VSS_12
DQL5
VSS_12
H7
G2
DQL7
B1
DQL6
H7
DQL6
VSSQ_1
BRCLK1
DQL7
B1
DQL7
B1
D7
DQU0
VSSQ_2
B9
VSSQ_1
VSSQ_1
C3
D1
B9
D7
B9
C8
DQU1
VSSQ_3
D8
DQU0
VSSQ_2
D1
C3
DQU0
VSSQ_2
D1
DQU2
VSSQ_4
DQU1
VSSQ_3
D8
C8
DQU1
VSSQ_3
D8
C2
DQU3
VSSQ_5
E2
/BRCLK1
DQU2
VSSQ_4
DQU2
VSSQ_4
A7
E8
E2
C2
E2
A2
DQU4
VSSQ_6
F9
DQU3
VSSQ_5
E8
A7
DQU3
VSSQ_5
E8
DQU5
VSSQ_7
DQU4
VSSQ_6
F9
A2
DQU4
VSSQ_6
F9
B8
DQU6
VSSQ_8
G1
DQU5
VSSQ_7
DQU5
VSSQ_7
A3
G9
G1
B8
G1
DQU7
VSSQ_9
DQU6
VSSQ_8
G9
A3
DQU6
VSSQ_8
G9
DQU7
VSSQ_9
DQU7
VSSQ_9
BRCKE
BRODT
/BRRAS
/BRCAS
/BRCS
BRBA0
BRBA1
BRBA2
BRA[0-14]
/BRWE
BRA[14]
BRA[13]
BRA[12]
BRA[11]
BRA[10]
BRA[9]
BRA[8]
C491
C479
C481
C483
C485
C487
C489
10uF
BRA[7]
0.1uF
0.1uF
0.1uF
0.1uF
0.1uF
0.1uF
6.3V
BRA[6]
BRA[5]
BRA[4]
BRA[3]
BRA[2]
BRA[1]
BRA[0]
C480
0.1uF
+1.5V_DDR
+1.5V_DDR
RVREF_C
C463
RVREF_A
R434
C469
0.01uF
1K
R438
0.01uF
1%
1K
1%
R435
1K
C464
R439
1%
1K
C470
0.01uF
1%
0.01uF
+1.5V_DDR
+1.5V_DDR
RVREF_D
C465
RVREF_B
R436
C471
0.01uF
1K
R440
0.01uF
1%
1K
1%
R437
1K
C466
R441
1%
1K
C472
0.01uF
1%
0.01uF
IC100
LGE2112
+1.5V_DDR
AC1
C19
DDRV_44
ARDQM0
ARDQM0
AC2
C21
DDRV_45
ARDQS0
ARDQS0
A3
B21
/ARDQS0
ARDQ[0-7]
DDRV_1
ARDQS0
A4
C23
DDRV_2
ARDQ0
B4
B17
DDRV_5
ARDQ1
C4
D23
DDRV_8
ARDQ2
D4
C17
DDRV_10
ARDQ3
B3
D24
DDRV_4
ARDQ4
C3
C16
DDRV_7
ARDQ5
AC3
C24
DDRV_46
ARDQ6
AC4
D15
DDRV_47
ARDQ7
G10
D21
TP1
MEMTP
ARDQM1
ARDQM1
G9
B20
TP2
MEMTN
ARDQS1
ARDQS1
C20
ARDQ[8-15]
ARDQS1
/ARDQS1
G13
A17
RVREF_B
ARDQ8
G21
A23
RVREF_A
ARDQ9
D17
ARDQ10
B23
ARDQ11
F10
D20
ARCKE
ARDQ12
D22
ARDQ13
D9
D19
ARCLK1
ARDQ14
C9
C22
ARCLK1
ARDQ15
A20
A7
ARCLK0
ARDQM2
ARDQM2
A21
B9
ARCLK0
ARDQS2
ARDQS2
A9
/ARDQS2
ARDQS2
ARDQ[16-23]
E18
C12
ARODT
ARDQ16
F17
D6
ARRAS
ARDQ17
E17
B12
ARCAS
ARDQ18
E16
C5
ARCS
ARDQ19
D14
C13
ARWE
ARDQ20
A5
ARDQ21
B14
A12
ARRESET
ARDQ22
B5
ARDQ23
A13
ARBA0
G11
E10
ARBA1
ARDQM3
ARDQM3
D16
C8
ARBA2
ARDQS3
ARDQS3
D8
ARDQ[24-31]
ARDQS3
/ARDQS3
F18
C6
ARCSX
ARDQ24
D10
ARDQ25
ARA[14]
C15
D7
ARA[13]
ARA14
ARDQ26
A15
C11
ARA13
ARDQ27
ARA[12]
F13
C7
ARA[11]
ARA12
ARDQ28
C14
C10
ARA11
ARDQ29
ARA[10]
F11
B7
ARA[9]
ARA10
ARDQ30
E15
B10
ARA9
ARDQ31
ARA[8]
D13
AVDD3V3_MEMPLL
ARA8
ARA[7]
B15
ARA7
ARA[6]
E14
N14
ARA6
AVDD33_MEMPLL
ARA[5]
F16
N15
ARA5
AVSS33_MEMPLL
ARA[4]
E13
ARA4
ARA[3]
B13
ARA3
ARA[2]
A14
R1
ARA2
DVSS_50
ARA[1]
F14
P21
ARA[0]
ARA1
DVSS_48
F15
ARA0
IC100
LGE2112
P13
G2
RVREF_C
BRDQM0
BRDQM0
V7
E4
RVREF_D
BRDQS0
BRDQS0
E3
/BRDQS0
BRDQ[0-7]
BRDQS0
F4
A1
BRCLK0
BRDQ0
F3
J1
BRCLK0
BRDQ1
B2
BRDQ2
V4
J2
BRCLK1
BRDQ3
V3
C2
BRCLK1
BRDQ4
K1
BRDQ5
P6
A2
BRCKE
BRDQ6
K2
BRDQ7
H6
BRODT
H4
D1
BRRAS
BRDQM1
BRDQM1
H5
F1
BRCAS
BRDQS1
BRDQS1
K3
F2
BRDQ[8-15]
BRCS
BRDQS1
/BRDQS1
J3
BRDQ8
N1
B1
BRBA0
BRDQ9
P5
H3
BRBA1
BRDQ10
K4
D3
BRBA2
BRDQ11
G3
BRDQ12
L4
C1
BRWE
BRDQ13
G4
BRDQ14
L5
D2
BRA14
BRDQ15
M4
BRA13
N5
Y1
BRA12
BRDQM2
BRDQM2
BRDQ[16-23]
M5
V2
BRA11
BRDQS2
BRDQS2
P4
V1
/BRDQS2
BRA10
BRDQS2
M3
T4
BRA9
BRDQ16
L6
AB4
BRA8
BRDQ17
L3
P2
BRA7
BRDQ18
N4
AB3
BRA6
BRDQ19
K5
P3
BRA5
BRDQ20
N6
AB1
BRA4
BRDQ21
N2
P1
BRA3
BRDQ22
M1
AB2
BRA2
BRDQ23
N3
BRA1
K6
U1
BRA0
BRDQM3
BRDQM3
W3
BRDQS3
BRDQS3
G5
W4
+1.5V_DDR
BRDQ[24-31]
BRCSX
BRDQS3
/BRDQS3
AA3
BRDQ24
D5
U4
DDRV_11
BRDQ25
E5
AA4
DDRV_13
BRDQ26
T5
T3
DDRV_38
BRDQ27
V5
Y3
DDRV_42
BRDQ28
U5
U3
DDRV_40
BRDQ29
E6
Y2
DDRV_14
BRDQ30
F6
U2
+1.5V_DDR
DDRV_18
BRDQ31
G6
DDRV_23
U6
M2
DDRV_41
BRRESET
BRREST
T6
DDRV_39
AC5
E23
DDRV_48
DDRV_16
F7
F24
DDRV_19
DDRV_22
G7
G24
DDRV_24
DDRV_29
AC6
F23
DDRV_49
DDRV_21
N7
G23
DDRV_36
DDRV_28
P7
E24
DDRV_37
DDRV_17
V6
E12
DDRV_43
DVSS_15
J10
F12
DDRV_35
DVSS_23
H10
A18
DDRV_32
DVSS_1
H13
B18
DDRV_33
DVSS_3
E20
C18
DDRV_15
DVSS_5
F20
D18
DDRV_20
DVSS_9
G20
E19
DDRV_27
DVSS_16
G15
F19
DDRV_25
DVSS_24
G18
G19
DDRV_26
DVSS_31
D25
G22
DDRV_12
DVSS_32
C25
E25
DDRV_9
DVSS_19
B25
A26
DDRV_6
DVSS_2
A25
B26
DDRV_3
DVSS_4
H7
C26
DDRV_30
DVSS_6
H8
D26
DDRV_31
DVSS_10
J8
DDRV_34
LGE Internal Use Only

Advertisement

loading

This manual is also suitable for:

50pm4700-da