Download Print this page

Harris HSP50210EVAL User Manual

Dsp demodulator evaluation board

Advertisement

Quick Links

S E M I C O N D U C T O R
USER's MANUAL
April 1996
Features
• Evaluation Kit for the HSP50110 Digital Quadrature
Tuner and the HSP50210 Digital Costas Loop
• PSK Demodulator Board for Rapid Prototyping
• Interfaces with HI5703 A/D Evaluation Boards for
Analog Inputs
• Interfaces to PC Serial Port
• DOS Based Control/Status Software
• HSP43124 Serial FIR Filters for Custom Filtering
• SERINADE FIR Filter Design Software
• Power and RS232 Cables Supplied
Applications
• Prototyping Tool for PSK Communication Receivers
• PSK Demodulators from 1 KBPS to 2.5 MBPS
• Bit Synchronizers
• Digital Downconversion
• Narrowband Tracking Filters
Functional Block Diagram
JP1
96 PIN
CONNECTOR
P1
IF OR BASEBAND
SAMPLED DATA
JP9
JP7
RS232
JP6
CONFIGURE/CONTROL
CAUTION: These devices are sensitive to electrostatic discharge. Users should follow proper IC Handling Procedures.
©
Copyright
Harris Corporation 1996
SERINADE™ is a trademark of Harris Corporation.
HSP50110/210EVAL
JP2
JP3
HSP43124 (U4)
SERIAL I/O FIR FILTER
HSP50110
DIGITAL
HSP43124 (U5)
QUADRATURE
SERIAL I/O FIR FILTER
TUNER
(U1)
DOWNCONVERTED
SAMPLED DATA
MICROCONTROLLER
68HC11
MICROCONTROLLER
(U12)
DSP Demodulator Evaluation Board
Description
Evaluation Kit
The HSP50110/210EVAL kit consists of a circuit board, a
Control/Status software program, the SERINADE™ FIR filter
development software, and interface cables. The kit provides
the necessary tools to evaluate the HSP50110 Digital
Quadrature Tuner, the HSP43124 FIR Filter and the HSP50210
Digital Costas Loop integrated circuits. The evaluation kit is
designed as a drop in prototype PSK demodulator for digitized
(A/D converted) IF communications applications. The circuit
board accepts an input signal of up to 10 bits of I and Q
samples and recovers baseband I/Q data and symbol clock.
Analog IF signals can also be processed by inserting an
HI5703 A/D evaluation board between the analog source and
the HSP50110/210EVAL circuit board.
Circuit Board
Figure 1 illustrates the major functions of the evaluation circuit
board. The circuit board is a 3U x 160mm VME/Eurocard form
factor with dual 96 pin I/O connectors. The connector pinouts
conforms to the VME P2 connector pinout (i.e. power pin
positions located on the middle row and I/O pin positions
located on the outer rows). Data enters the board on the P1 96
pin plug connector and is routed through the HSP50110 Digital
Quadrature Tuner to the HSP50210 Digital Costas Loop. Data
leaves the board through the P2 plug connector. For
applications requiring custom filtering, the HSP43124 Serial I/O
FIR Filter can be inserted in the data path prior to the Digital
Costas Loop. An on-board microcontroller, a Motorola 68HC11,
provides a control and status interface to the serial port of a
Personal Computer (PC) running the Control/Status software
program. The microcontroller EPROM contains the Motorola
monitor program which provides the serial interface to the PC.
Test connectors are provided at key signal and control locations
in the demodulator circuit.
HSP50210
DIGITAL
COSTAS
LOOP
(U7)
8K x 8 RAM
(U13)
FIGURE 1.
1
JP4
JP5
I AND Q BASEBAND
DATA SYMBOLS
SERIAL I DATA
CLOCK
GENERATOR/BUFFER
(U2 AND U3)
File Number
P2
JP8
4149

Advertisement

loading

Summary of Contents for Harris HSP50210EVAL

  • Page 1 MICROCONTROLLER GENERATOR/BUFFER (U13) (U12) (U2 AND U3) CONFIGURE/CONTROL FIGURE 1. 4149 CAUTION: These devices are sensitive to electrostatic discharge. Users should follow proper IC Handling Procedures. File Number © Copyright Harris Corporation 1996 SERINADE™ is a trademark of Harris Corporation.
  • Page 2 filter order, damping HSP43124 FIR filter by importing .RPT files generated using coefficient, sweep rate, and limits for both Carrier acqui- SERINADE, a Harris filter design application. sition and tracking. The Control/Status software MAIN MENU offers six sub- - The BIT SYNC LOOP SETUP MENU is used to select menus for various configuration selections and three com-...
  • Page 3: Getting Started

    HSP50110/210EVAL D. Generate Output Files RESET function can be implemented by installing a “normally open” push button switch across pins 9 and 10 of JP6. Header This command will generate a number of intermediate files JP7 contains the RS232 connection to the 68HC11 microcon- which contain the register values for the IC’s on the evaluation troller.
  • Page 4 6. ___ Make any adjustments to the parameters by entering ENTER SELECTION: the desired item number and editing it. (C) Harris Semiconductor 1995 Version 1.0 7. ___ Repeat Steps 5 and 6 for MAIN MENU items (2), (3), and (4). These Menus should match the items found FIGURE 4.
  • Page 5 HSP50110/210EVAL ------------------------------------------------------------------- -------------------------------------------------------------------- HSP50110/210 EVALUATION BOARD SOFTWARE HSP50110/210 EVALUATION BOARD SOFTWARE -------------------------------------------------------------------- -------------------------------------------------------------------- DATA PATH / MODULATION MENU BIT SYNC LOOP MENU Current File Name.\B128RRC (1) Bit Sync Loop Upper Limit ....+500 Hz (1) Master Clock Freq.
  • Page 6: Detailed Circuit Description

    HSP50110/210EVAL Advanced Evaluation Configurations Root Raised Cosine Filter Several filter coefficient files have been included on the Terminal/PC With Terminal Emulation Control of HSP50110/210EVAL disk because the SERINADE program Evaluation Board does not compute square root of raised cosine filters. These The user has the option of communicating directly with the files are provided for import into SERINADE.
  • Page 7: Power Supply Connections

    Digital Quadrature Tuner, the Digital PLL and the FIR Fil- for +5V and ground and also are compatible with the supply ters. Installing a jumper between J2-27 and 28 inverts the pins on other Harris evaluation boards. The evaluation board high speed output clock. draws approximately 400mA at 40MHz.
  • Page 8 HSP50110/210EVAL Appendix A Circuit Board Layout JP10 8Kx8 RAM ACT138 ACT138 MC68HC11K4 ACT574 ACT04 ACT86 HSP43124 HSP50110 HSP50210 HSP43124 Appendix B Initial Jumper Settings INITIAL JUMPER SETTINGS FROM JP2-1 JP2-2 JP2-3 JP2-4 JP2-5 JP2-6 JP2-7 JP2-8 JP2-9 JP2-10 JP2-29 JP2-30 JP4-1 JP4-2 JP4-3...
  • Page 9: P1 Connector Pin Assignments

    HSP50110/210EVAL Appendix C P1 and P2 Connector Pin Assignations P1 CONNECTOR PIN ASSIGNMENTS P2 CONNECTOR PIN ASSIGNMENTS SIGNAL SIGNAL SIGNAL SIGNAL SIGNAL SIGNAL CLKIN CLKOUT GPOUT...
  • Page 10 HSP50110/210EVAL Appendix D JP1 through JP10 Test Header Pin Assignments JP1 TEST HEADER PIN ASSIGNMENTS SIGNAL DESCRIPTION SIGNAL DESCRIPTION DQTHI/LO DQT HI/LO Signal Ground CLKIN Input Clock to Board Ground I Input Bus Bit 9 (MSB) I Input Bus Bit 8 I Input Bus BIT 7 I Input Bus Bit 6 I Input Bus BIT 5...
  • Page 11 HSP50110/210EVAL JP3 TEST HEADER PIN ASSIGNMENTS SIGNAL DESCRIPTION SIGNAL DESCRIPTION DCLHI/LO DCL HI/LO Signal Ground DEMODCLK Chipset Master Clock Ground IBB9 I Baseband Bit 9 (MSB) IBB8 I Baseband Bit 8 IBB7 I Baseband Bit 7 IBB6 I Baseband Bit 6 IBB5 I Baseband Bit 5 IBB4...
  • Page 12 HSP50110/210EVAL JP5 TEST HEADER PIN ASSIGNMENTS SIGNAL DESCRIPTION SIGNAL DESCRIPTION No Connect Ground CLKOUT Output Clock Ground A Output Bus Bit 9 A Output Bus Bit 8 A Output Bus Bit 7 A Output Bus Bit 6 A Output Bus Bit 5 A Output Bus Bit 4 A Output Bus Bit 3 A Output Bus Bit 2...
  • Page 13 HSP50110/210EVAL JP8 RS232 HEADER PIN ASSIGNMENTS SIGNAL DESCRIPTION SIGNAL DESCRIPTION No Connect No Connect HSP50210 Buffered AO9 Data No Connect No Connect No Connect No Connect No Connect GND Ground No Connect JP9 TEST HEADER PIN ASSIGNMENTS SIGNAL DESCRIPTION SIGNAL DESCRIPTION 6811 Data Bit 0 Ground...
  • Page 14 HSP50110/210EVAL Appendix E Detailed Schematics...
  • Page 15 HSP50110/210EVAL...
  • Page 16 HSP50110/210EVAL...
  • Page 17 HSP50110/210EVAL...
  • Page 18 HSP50110/210EVAL...
  • Page 19 HSP50110/210EVAL...
  • Page 20 HSP50110/210EVAL...
  • Page 21 HSP50110/210EVAL...
  • Page 22 HSP50110/210EVAL...
  • Page 23 HSP50110/210EVAL...
  • Page 24 HSP50110/210EVAL...
  • Page 25 HSP50110/210EVAL...
  • Page 26 EVALUATION CIRCUIT BOARD PARTS LIST ITEM PART NUMBER TYPE DESCRIPTION MANUFACTURER .REF DES µProc XC68HC711K4CFN4 MOTOROLA HSP50110JC-52 Digital Quad Tuner HARRIS HSP50210JC-52 Digital Costas Loop HARRIS HSP43124PC-45 Serial I/O Filter HARRIS U4, 5 CD74ACT574E Octal Register HARRIS IDT7164L20TP 8K x 8 SRAM...
  • Page 27 HSP50110/210EVAL Appendix G Memory Maps HARDWARE AND SOFTWARE RAM USAGE BY DEMODEVB.EXE PROGRAM MEMORY MAP (2352/8192 BYTES USED) ADDRESS DESCRIPTION FIRST LAST ADDR ADDR DESCRIPTION 4000-41FF IFIR Coefficients 0000 007F 68HC11 Configuration Registers 4200-4207 IFIR Registers 0080 02FF 68HC11 Internal RAM B 4208-42FF Unused (248 Bytes) 0300...
  • Page 28 HSP50110/210EVAL Appendix H Descriptive File List PC PROGRAM PROGRAM EXECUTION FILE DESCRIPTION FILE DESCRIPTION DEMODEVB.EXE Compiled Program for PC FILENM Holds File Prefix for Last Configuration Saved. Loaded on Start-up/modified On Save *.CFG Holds Menu items for Setup. Loaded by 68HC11 FILES AND PROGRAMS Program When a New File is Selected (and on Start Up Using the File in FILENM)
  • Page 29 HSP50110/210EVAL Appendix I Item 8: Baud Rate (1 to 56,000,000 Symbols/s) Detailed Menu Item Descriptions This is the output symbol rate of the HSP50210. Note that entering a value greater than one half the clock rate induces Data Path/Modulation Menu excessive aliasing.
  • Page 30 HSP50110/210EVAL Item 17: Design Es/No Item 25 DCL AGC Slew Rate (-100dB to 100dB) (0 to 1,000,000) This is the slew rate for the AGC in the HSP50210. This Enter the design Es/No. This is used to set the carrier phase AGC adjusts for changes in signal level due to SNR changes detector operational gain.
  • Page 31 HSP50110/210EVAL Item 4: Carrier Acq. Fractional Loop Bandwidth Item 11: Acquisition Sweep Rate (0.0 to 0.125) (0Hz/baud to 1,000,000Hz/baud) This is the amount that the lag accumulator is incremented This is the single-sided loop noise bandwidth used for acqui- each time the loop filter runs (during swept acquisition sition.
  • Page 32 HSP50110/210EVAL Item 3: Bit Sync Loop Order Lock Detector Menu (0; 1; 2) Item 1: Lock Detector Integration Time (Acquisition) 0 = disabled, 1 = 1st, 2 = 2nd (1 to 1025) When symbol tracking is disabled, the feedback path from This is the number of baud times that the magnitude of the the HSP50210 in the HSP50110 is disabled.

This manual is also suitable for:

Hsp50110