ASROCK Z690D4U-2L2T User Manual page 71

Table of Contents

Advertisement

Z690D4U / W680D4U Series
the same rank.
Refresh Cycle Time per Bank (tRFCpb)
The number of clocks that a per back Refresh command takes to complete.
RAS to RAS Delay (tRRD_L)
The number of clocks between two rows activated in different banks of the same
rank.
RAS to RAS Delay (tRRD_S)
The number of clocks between two rows activated in different banks of the same
rank.
Write to Read Delay (tWTR_L)
The number of clocks between the last valid write operation and the next read
command to the same internal bank.
Write to Read Delay (tWTR_S)
The number of clocks between the last valid write operation and the next read
command to the same internal bank.
Read to Precharge (tRTP)
The number of clocks that are inserted between a read command to a row pre-
charge command to the same rank.
Four Activate Window (tFAW)
The time window in which four activates are allowed the same rank.
CAS Write Latency (tCWL)
Configure CAS Write Latency.
Third Timing
tREFI
Configure refresh cycles at an average periodic interval.
tCKE
Configure the period of time the DDR4 initiates a minimum of one refresh
command internally once it enters Self-Refresh mode.
63

Advertisement

Table of Contents
loading

This manual is also suitable for:

W680d4u-2lt2W680d4u-1lZ690d4uW680d4u

Table of Contents