Vertex Standard VX-900 Service Manual page 19

Uhf band
Hide thumbs Also See for VX-900:
Table of Contents

Advertisement

Transmit Inhibit
When the Transmit PLL is unlocked, pin 18 of PLL
chip Q1053 goes to logic "low." The resulting DC
"unlock" control voltage is passed to pin 20 of mi-
croprocessor Q1050. While the transmit PLL is un-
locked, pin 85 of Q1050 remains low, which then
turns off the Automatic Power Controller Q1024
(PDTC144EE) and Q1018 (NJM2902V) to disable
the supply voltage to the Power Module Q1016, dis-
abling the transmitter.
Spurious Suppression
Generation of spurious products by the transmitter
is minimized by the fundamental carrier frequency
being equal to final transmitting frequency, modu-
lated directly in the transmit VCO. Additional har-
monic suppression is provided by a low-pass filter
consisting of L1003, L1005, and L1007 and C1005,
C1009, C1011, C1013, C1019, and C1028, result-
ing in more than 60 dB of harmonic suppression
prior to delivery of the signal to the antenna.
PLL Frequency Synthesizer
The PLL frequency synthesizer consists of the VCO,
Q1043 (2SK508-K52:RX) or Q1049 (2SC4227-
R34:TX); VCO buffers Q1032 (2SC5226-4/5), Q1029
(2SC5225-4/5) and Q1046 (2SC5225-4/5); PLL sub-
system IC Q1053 (SA7025DK) and 14.6 MHz refer-
ence crystal X1002.
The frequency stability is ±2.5 ppm within the tem-
perature range of -30° to +60°C. The output of the
14.6 MHz reference is applied to pin 8 of the PLL IC.
While receiving, VCO Q1043 oscillates between
355.75 and 467.75 MHz according to the transceiver
version and the programmed receiving frequency.
The VCO generates at 355.75 to 467.75 MHz for pro-
viding to the first local signal. In the transmit mode,
the VCO generates 400 to 512 MHz.
The output of the VCO is amplified by Q1046, and
is routed to pin 5 of the PLL IC. Also the output of
the VCO is amplified by the Q1029 and routed to
the first local and the drive chain according
toinstructions from D1035.
The PLL IC consists of a prescaler, fractional divider,
reference divider, phase comparator, and a charge
pump. This PLL IC is a fractional-N type synthesizer
Circuit Description
utilizing a 40 or 50 kHz reference signal which is
eighth multiple of the channel step size (5, 6.25 or
7.5 kHz). The input signal from pins 5 and 8 of the
PLL IC is divided down to 40 or 50 kHz and com-
pared at the phase comparator. The pulsed output
signal of the phase comparator is applied to the
charge pump and transformed into a DC signal in
the loop filter. The DC signal is applied to the pin 1
of the VCO and locks to keep the VCO frequency
constant.
PLL data is delivered from DTA (pin 100), CLK (pin
2) and PSTB (pin 98) of the microprocessor Q1050.
The data are applied to the PLL IC when the channel
is changed or when transmission switches is changed
to reception (and vice versa). A PLL lock condition is
always monitored by the pin 20 of Q1050. When the
PLL is unlocked, the "UL" line goes low.
Miscellaneous Circuits
Push-To-Talk Transmit Activation
The PTT switch on the microphone is connected to
pin 32 of microprocessor
Q1050, so that when the PTT switch is closed, pin
85 of Q1050 goes high. This signals the micropro-
cessor to activate the TX/RX controller Q1004
(UMG2N), which then disables the receiver by in-
terrupting the 5 V supply bus at Q1013 (UN911F) to
the front-end, FM IF subsystem IC Q1049, and the
receivers VCO circuitry.
At the same time, Q1001 (XP1501) and Q1002
(CPH6102) activate the TX 5V supply line to enable
the transmitter.
19

Advertisement

Table of Contents
loading

Table of Contents