Sony STR-DA3000ES Service Manual page 97

Fm stereo fm/am receiver
Hide thumbs Also See for STR-DA3000ES:
Table of Contents

Advertisement

• DIGITAL BOARD IC2251 CXD9616BR (DIGITAL SIGNAL PROCESSOR)
Pin No.
Pin Name
VDDI
1
EXTIN
2
3, 4
WMD1, WMD0
5
MOD1
6
MOD0
VSS
7
8
XRST
9
VSS
SCKOUT
10
VDDI (PLL)
11
SYNC
12
13 to 15
PAGE2 to PAGE0
16
PLOCK
BTACK
17
18
VDDE
VSS
19
D31 to D29
20 to 22
23
A17
24
VSS
SDO3
25
SDO4
26
SDI1, SDI2
27, 28
29
LRCKI1
VSS
30
D28, D27
31, 32
A16
33
34
A15
SDI3
35
L2
36
37
VDDI
BCKI1
38
SDI4
39
MS
40
41, 42
A14, A13
D26, D25
43, 44
VSS
45
BCKI2
46
47, 48
FS2, FS1
SPDIF
49
A12
50
D24 to D22
51 to 53
54
VDDE
I/O
Power supply terminal (+2.5V)
I
Master clock signal input terminal Not used
I
External memory wait mode setting terminal Fixed at "H" in this set
Operation mode setting terminal "L": enhanced mode, "H": normal mode
I
Fixed at "H" in this set
Operation mode setting terminal "L": single chip mode, "H": can not use
I
Fixed at "L" in this set
Ground terminal
I
System reset signal input from the main system controller "L": reset
Ground terminal
O
Internal serial clock signal output terminal Not used
Power supply terminal (+2.5V) (for PLL)
I
Sync/non-sync setting terminal "L": sync, "H": non-sync Fixed at "H" in this set
O
External memory page selection signal output terminal Not used
O
Internal PLL lock signal output terminal Not used
I
Boot mode state display signal output terminal Not used
Power supply terminal (+3.3V)
Ground terminal
I/O
Two-way data bus with the S-RAM
O
Address signal output terminal Not used
Ground terminal
O
Audio serial data output to the lip sync adjust
O
Audio serial data output to the lip sync adjust
I
Audio serial data input from the digital signal processor
I
L/R sampling clock signal (44.1 kHz) input from the digital signal processor
Ground terminal
I/O
Two-way data bus with the S-RAM
O
Address signal output terminal Not used
O
Address signal output to the S-RAM
I
Audio serial date input from the digital signal processor
Not used
Power supply terminal (+2.5V)
I
Bit clock signal (2.8224 MHz) input from the digital signal processor
I
Audio serial data input from the digital signal processor
Master/slave setting terminal "L": internal clock, "H": external clock
I
Fixed at "L" in this set
O
Address signal output to the S-RAM
I/O
Two-way data bus with the S-RAM
Ground terminal
I
Bit clock signal (2.8224 MHz) input terminal Not used
I
Sampling frequency selection signal input terminal Not used
I
SPDIF signal input terminal Not used
O
Address signal output to the S-RAM
I/O
Two-way data bus with the S-RAM
Power supply terminal (+3.3V)
STR-DA3000ES
Description
97

Advertisement

Table of Contents
loading

Table of Contents