Communication Between Cpu Modules In Error State - Mitsubishi Electric MELSEC iQ-R-R00CPU User Manual

Melsec iq-r series cpu module application user's manual
Table of Contents

Advertisement

Communication between CPU modules in error state

The following section describes communication between CPU modules in an error state.
Behavior in receive data error state
A CPU module receiving illegal data due to noise and/or failure discards the received data. If a received data is discarded, the
receive-side CPU module keeps the last data received before discarding. When the CPU module receives the next correct
data, it updates the received data.
Refresh execution in an error state
The following table lists the refresh and send/receive operation between CPU modules when the host CPU module detects a
self diagnostic error. If one of the CPU modules enters into stop error state, the other CPU modules which are not in stop error
state keep data stored before the stop error occurs.
Error
Minor error
Moderate error
Causes other than the following item
Parameter error for fixed scan communication function (including the
consistency check during start-up)
Major error
*1 This item indicates data transfer between user devices and the fixed scan communication area on the host CPU module.
*2 This item indicates data communication between the fixed scan communication areas on the host CPU module and other CPU modules.
*3 When an error occurs during normal operation, normal data generated immediately before the error occurs is continued to be sent
between the fixed scan communication areas on the host CPU module and other CPU modules.
*4 If the consistency check fails due to a parameter change in normal operation, refresh and data send/receive between the CPU modules
are continued.
*1
Refresh
Data communication
between CPU modules
*3*4
*3*4
*3
*3
16 MULTIPLE CPU SYSTEM FUNCTION
16.4 Data Communication Between CPU Modules
*2
16
315

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents