Hitachi SH7750 series Hardware Manual page 697

Superh risc engine
Hide thumbs Also See for SH7750 series:
Table of Contents

Advertisement

Bit 15—Condition Match Flag A (CMFA): Set to 1 when a break condition set for channel A is
satisfied. This flag is not cleared to 0 (to confirm that the flag is set again after once being set, it
should be cleared with a write.)
Bit 15: CMFA
0
1
Bit 14—Condition Match Flag B (CMFB): Set to 1 when a break condition set for channel B is
satisfied. This flag is not cleared to 0 (to confirm that the flag is set again after once being set, it
should be cleared with a write.)
Bit 14: CMFB
0
1
Bits 13 to 11—Reserved: These bits are always read as 0, and should only be written with 0.
Bit 10—Instruction Access Break Select A (PCBA): Specifies whether a channel A instruction
access cycle break is to be effected before or after the instruction is executed. This bit is not
initialized by a power-on reset or manual reset.
Bit 10: PCBA
0
1
Bits 9 and 8—Reserved: These bits are always read as 0, and should only be written with 0.
Bit 7—Data Break Enable B (DBEB): Specifies whether the data bus condition is to be included
in the channel B break conditions. This bit is not initialized by a power-on reset or manual reset.
Bit 7: DBEB
0
1
Note: When the data bus is included in the break conditions, bits IDB1–0 in break bus cycle
register B (BBRB) should be set to 10 or 11.
Rev. 4.0, 04/00, page 688 of 850
Description
Channel A break condition is not matched
Channel A break condition match has occurred
Description
Channel B break condition is not matched
Channel B break condition match has occurred
Description
Channel A PC break is effected before instruction execution
Channel A PC break is effected after instruction execution
Description
Data bus condition is not included in channel B conditions
Data bus condition is included in channel B conditions
(Initial value)
(Initial value)

Advertisement

Table of Contents
loading

This manual is also suitable for:

Sh7750sSh7750

Table of Contents