JVC MX-J570V Service Manual page 57

Hide thumbs Also See for MX-J570V:
Table of Contents

Advertisement

3.Pin function(2/2)
Pin No
157
177
155,154,152,150,148,145,143,
142
158
92
94
79
127,126,124,122-120,118,116,
114,112-110,108,106-104,102,
100-98,96
78,76,74-72,70,68,66,64,62,60-
58,56,54,53
82
128
85
84
88,90
86
80
167
161
166
169
173
171
172
1.I-input, O-output, OD-open drain, PU-requires external 4.7-k pull-up resistor.
Name
Symbol and I/O
Video Output
HSYNC
I/O
VCLK
I
VDATA[7:0]
O
VSYNC
I/O
SDRAM/EDO/ROM interface
EDO-CAS
O
EDO-RAS
O
LDQM
O
MADDR[20:0]
O
MDATA[15:0]
I/O
MWE
O
ROM-CS
O,OD,PU
SD-CAS
O
SD-CLK
O
SD-CS[1:0]
O
SD-RAS
O
UDQM
O
Audio interface
DA-BCK
O
DA-DATA
O
DA-LRCK
O
DA-XCK
I/O
DAI-BCK
I
DAI-DATA
I
DAI-LRCK
I
Description
Horizontal sync. The decoder begins outputting pixel data for a new
horizontal line after the falling (active) edge of HSYNC.
Video clock. Clocks out data on input. VDATA[7:0]. Clock is ty-
pically 27 MHz.
Video data bus. Byte serial CbYCrY data synchronous with VCLK.
At power-up, the decoder does not drive VDATA. During boot-up,
the decoder uses configuration parameters to drive or 3-state
VDATA.
Vertical sync. Bi-directional, the decoder outputs the top border of
a new field on the first HSYNC after the falling edge of VSYNC.
VSYNC can accept vertical synchronization or top/bottom field no-
tification from an external source. (VSYNC HIGH = bottom field.
VSYNC LOW = Top field)
Active LOW EDO DRAM column address strobe.
Active LOW EDO DRAM Row address strobe.
SDRAM LDQM.
Memory address.
Memory data.
SDRAM/EDO write enable. Decoder asserts active LOW to request
a write operation to the SDRAM array.
ROM chip select. Open drain signal, must be pulled-up to 3.3 volts.
Active LOW SDRAM column address.
SDRAM system clock.
Active LOW SDRAM bank select.
Active LOW SDRAM row address.
SDRAM UDQM.
PCM bit clock. Divided by 8 from DA-XCK, DA-BCK can be either
48 or 32 times the sampling clock.
Serial audio samples relative to DA-BCK clock.
PCM left-right clock. Identifies the channel for each audio sample.
The polarity is programmable.
Audio external frequency clock. Used to generate DA-BCK and DA-
LRCK. DA-XCK can be either 384 or 256 times the sampling frequ-
ency.
PCM input bit clock.
PCM input data, two channels. Serial audio samples relative to DA-
BCK clock, resulting in downmixed audio output.
PCM input left-right clock.
MX-J570V/MX-J680V
1-57

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

Mx-j680v

Table of Contents