Cautions On Use Of I C Bus Mode; Start Condition Output - NEC PD78056F User Manual

Pd78058f series; pd78058fy series 8-bit single-chip microcontrollers
Table of Contents

Advertisement

CHAPTER 17 SERIAL INTERFACE CHANNEL 0 ( PD78058FY SUBSERIES)
17.4.5 Cautions on use of I
(1) Start condition output (master)
The SCL pin normally outputs a low-level signal when no serial clock is output. It is necessary to change
the SCL pin to high in order to output a start condition signal. To set pin SCL to high level, set bit 3 (CLC)
of the interrupt timing specification register (SINT) to 1.
After setting CLC, clear CLC to 0 and return the SCL pin to low. If CLC remains 1, no serial clock is
output.
To output the start condition or stop condition from the master, set CLC to "1", then make sure that bit 6
(CLD) of SINT is "1". This procedure must be followed because there is a possibility that the slave has set
SCL to low level (wait status).
SDA0(SDA1)
380
2
C bus mode
Figure 17-24. Start Condition Output
SCL
CLC
CMDT
CLD

Advertisement

Table of Contents
loading

Table of Contents