Sony HCD-FC8 Service Manual page 92

Sacd/dvd receiver
Hide thumbs Also See for HCD-FC8:
Table of Contents

Advertisement

HCD-FC8/FC9
QQ
3 7 63 1515 0
Pin No.
Pin Name
VDDE
46
WMD1
47
VSS
48
WMD0
49
PAGE2
50
VSS
51
PAGE1, PAGE0
52, 53
BOOT
54
BTACT
55
BST
56
MOD1
57
MOD0
58
59
EXLOCK
VDDI
60
61
VSS
A17, A16
62, 63
64 to 66
A15 to A13
GP10
67
TE
L 13942296513
68
GP9
GP8
69
70
VDDI
VSS
71
D15 to D12
72 to 75
VDDE
76
D11 to D8
77 to 80
VSS
81
82 to 85
A9, A12 to A10
TDO
86
TMS
87
XTRST
88
TCK
89
TDI
90
VSS
91
A8 to A3
92 to 97
D7, D6
98, 99
VDDI
100
VSS
101
102 to 105
D5 to D2
www
VDDE
106
107, 108
D1, D0
A2, A1
109, 110
.
111
VSS
A0
112
113
PM
92
http://www.xiaoyu163.com
I/O
Power supply terminal (+3.3V)
I
S-RAM wait mode setting terminal Fixed at "H" in this set
Ground terminal
I
S-RAM wait mode setting terminal Fixed at "H " in this set
O
Page selection signal output terminal Not used
Ground terminal
O
Page selection signal output terminal Not used
I
Boot mode control signal input terminal Not used
O
Boot mode state display signal output terminal Not used
I
Boot strap signal input from the system controlle r
PLL input frequency selection signal input terminal
I
"L": 384fs, "H": 256fs (fixed at "H" in this set)
I
Mode setting terminal
I
PLL lock error and data error flag input from the digital audio interface IC
Power supply terminal (+2.6V)
Ground terminal
O
Address signal output terminal Not used
O
Address signal output to the S-RAM
O
L/R sampling clock signal (44.1 kHz) output to the D/A converter and stream processor
O
Decode signal output to the system controller
I
Bit 1 input terminal of channel status from the digital audio interface IC
Power supply terminal (+2.6V)
Ground terminal
I/O
Two-way data bus with the S-RAM
Power supply terminal (+3.3V)
I/O
Two-way data bus with the S-RAM
Ground terminal
O
Address signal output to the S-RAM
O
Simple emulation data output terminal Not used
I
Simple emulation data input start/end detection signal input terminal Not used
I
Simple emulation asychronous break input terminal Not used
I
Simple emulation clock signal input terminal Not used
I
Simple emulation data input terminal Not used
Ground terminal
O
Address signal output to the S-RAM
I/O
Two-way data bus with the S-RAM
Power supply terminal (+2.6V)
Ground terminal
I/O
Two-way data bus with the S-RAM
Power supply terminal (+3.3V)
I/O
Two-way data bus with the S-RAM
x
ao
y
O
Address signal output to the S-RAM
i
Ground terminal
O
Address signal output to the S-RAM
I
PLL reset signal input from the system controller "L": reset
http://www.xiaoyu163.com
8
Description
"L": single chip mode, "H": use prohibition (fixed at "L" in this set)
Q Q
3
6 7
1 3
u163
.
2 9
9 4
2 8
1 5
0 5
8
2 9
9 4
m
co
9 9
2 8
9 9

Advertisement

Table of Contents
loading

This manual is also suitable for:

Hcd-fc9

Table of Contents