Sony STR-DA5400ES Service Manual page 130

Multi channel av receiver
Hide thumbs Also See for STR-DA5400ES:
Table of Contents

Advertisement

STR-DA5400ES
QQ
3 7 63 1515 0
DSP BOARD IC5002 ADSST-AVR-1132 (DSP1)
Pin No.
Pin Name
A1
CLKCFG0
A2
XTAL
A3
TMS
A4
TCK
A5
TDI
A6
CLKOUT
A7
TDO
A8
EMU
A9
MOSI
A10
MISO
A11
SPIDS
A12
VDDINT
A13, A14
GND
B1
CLKCFG1
B2
GND
B3
VDDEXT
B4
CLKIN
B5
TRST
B6
AVSS
B7
AVDD
B8
VDDEXT
B9
SPICLK
B10
RESET
B11
VDDINT
TE
L 13942296513
B12 to B14
GND
BOOTCFG1,
C1, C2
BOOTCFG0
C3, C12,
GND
C13
C14, D1
VDDINT
D2,
D4 to D6,
GND
D9 to D11,
D13
D14, E1
VDDINT
E2,
E4 to E6,
GND
E9 to E11,
E13
E14
P_ERROR
F1
FLAG1
F2
FLAG0
F4 to F6,
GND
F9 to F11
F13
NONAUDIO
F14
DPFSCK
G1
AD7
G2
VDDINT
G13
VDDEXT
G14
DPBCK
www
H1
AD6
H2
VDDEXT
.
H13
DPLRCK
H14
DPDVBCK
130
http://www.xiaoyu163.com
I/O
I
Clock frequency setting terminal
O
System clock output terminal (12.288 MHz)
I
Mode selection signal input terminal (for JTAG)
I
Clock signal input terminal (for JTAG)
I
Data input terminal (for JTAG)
O
Clock signal output terminal
O
Data output terminal (for JTAG)
-
Not used
I
Serial data input from the DSP controller
O
Serial data output to the DSP controller
I
Serial data latch pulse signal input from the DSP controller
-
Power supply terminal (+1.2V)
-
Ground terminal
I
Clock frequency setting terminal
-
Ground terminal
-
Power supply terminal (+3.3V)
I
System clock input terminal (12.288 MHz)
I
Reset signal input terminal (for JTAG)
-
Ground terminal
-
Power supply terminal (+1.2V)
-
Power supply terminal (+3.3V)
I
Serial data transfer clock signal input from the DSP controller
I
Reset signal input from the DSP controller
-
Power supply terminal (+1.2V)
-
Ground terminal
I
Boot mode setting signal input from the DSP controller
-
Ground terminal
-
Power supply terminal (+1.2V)
-
Ground terminal
-
Power supply terminal (+1.2V)
-
Ground terminal
O
PLL lock error signal and data error fl ag output to the DSP2 and DSP controller
I
Audio muting control signal input from the digital audio interface receiver or HDMI receiver
O
Interrupt request signal output to the DSP controller
-
Ground terminal
I
PCM audio data input from the digital audio interface receiver or video system controller
I
Master clock signal input from the digital audio processor1 or HDMI receiver
Two-way data bus with fl ash memory and S-RAM
I/O
Address signal output to the address latch
-
Power supply terminal (+1.2V)
-
Power supply terminal (+3.3V)
Bit clock signal input for PCM audio signal input from the digital audio interface receiver or
I
HDMI receiver.
Two-way data bus with fl ash memory and S-RAM
I/O
x
ao
u163
Address signal output to the address latch
y
-
Power supply terminal (+3.3V)
i
L/R sampling clock signal input for PCM audio signal input from the digital audio interface
I
receiver or HDMI receiver
O
Bit clock signal output for PCM audio signal output to the DSP2
http://www.xiaoyu163.com
2 9
8
Description
Not used
Not used
Not used
Not used
Not used
Not used
"L": reset
Q Q
3
6 7
1 3
1 5
co
.
9 4
2 8
0 5
8
2 9
9 4
2 8
m
9 9
9 9

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents